Wafer level reliability procedures to monitor gate oxide quality using V ramp and J ramp test methodology

L. Lie, A. Kapoor
{"title":"Wafer level reliability procedures to monitor gate oxide quality using V ramp and J ramp test methodology","authors":"L. Lie, A. Kapoor","doi":"10.1109/IRWS.1995.493584","DOIUrl":null,"url":null,"abstract":"Comparison between voltage ramp and current ramp test methods in detecting low level oxide defects is presented. Besides test conditions, such as voltage or current ramp rate, initial stress voltage or current density, gate oxide area, which are already known to be determining factors, several other factors are shown in this paper to impact defect density as measured by J ramp and V ramp test methods. These factors are: gate oxide thickness, test structure layout, types of test structures, and wafer processing.","PeriodicalId":355898,"journal":{"name":"IEEE 1995 International Integrated Reliability Workshop. Final Report","volume":"77 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"1995-10-22","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"4","resultStr":null,"platform":"Semanticscholar","paperid":null,"PeriodicalName":"IEEE 1995 International Integrated Reliability Workshop. Final Report","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/IRWS.1995.493584","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 4

Abstract

Comparison between voltage ramp and current ramp test methods in detecting low level oxide defects is presented. Besides test conditions, such as voltage or current ramp rate, initial stress voltage or current density, gate oxide area, which are already known to be determining factors, several other factors are shown in this paper to impact defect density as measured by J ramp and V ramp test methods. These factors are: gate oxide thickness, test structure layout, types of test structures, and wafer processing.
查看原文
分享 分享
微信好友 朋友圈 QQ好友 复制链接
本刊更多论文
使用V坡道和J坡道测试方法监测栅极氧化物质量的晶圆级可靠性程序
比较了电压斜坡法和电流斜坡法在检测低能级氧化缺陷中的应用。除了已知的测试条件,如电压或电流斜坡率、初始应力电压或电流密度、栅极氧化面积等是决定因素外,本文还展示了影响J匝道和V匝道测试方法测量的缺陷密度的其他几个因素。这些因素是:栅极氧化物厚度,测试结构布局,测试结构类型和晶圆加工。
本文章由计算机程序翻译,如有差异,请以英文原文为准。
求助全文
约1分钟内获得全文 去求助
来源期刊
自引率
0.00%
发文量
0
期刊最新文献
Particulate contamination control in plasma processing: building-in reliability for semiconductor fabrication Wafer level reliability procedures to monitor gate oxide quality using V ramp and J ramp test methodology Assessment of a unipolar pulsed ramp for the characterisation of MOS gate oxide reliability Migrated copper resistive shorts in plastic encapsulated devices A case study in a 100/spl times/reduction in sodium ions in a 0.8 /spl mu/m BiCMOS process using triangular voltage sweep
×
引用
GB/T 7714-2015
复制
MLA
复制
APA
复制
导出至
BibTeX EndNote RefMan NoteFirst NoteExpress
×
×
提示
您的信息不完整,为了账户安全,请先补充。
现在去补充
×
提示
您因"违规操作"
具体请查看互助需知
我知道了
×
提示
现在去查看 取消
×
提示
确定
0
微信
客服QQ
Book学术公众号 扫码关注我们
反馈
×
意见反馈
请填写您的意见或建议
请填写您的手机或邮箱
已复制链接
已复制链接
快去分享给好友吧!
我知道了
×
扫码分享
扫码分享
Book学术官方微信
Book学术文献互助
Book学术文献互助群
群 号:481959085
Book学术
文献互助 智能选刊 最新文献 互助须知 联系我们:info@booksci.cn
Book学术提供免费学术资源搜索服务,方便国内外学者检索中英文文献。致力于提供最便捷和优质的服务体验。
Copyright © 2023 Book学术 All rights reserved.
ghs 京公网安备 11010802042870号 京ICP备2023020795号-1