A Test-per-cycle BIST architecture with low area overhead and no storage requirement

Chung-Min Shiao, Wei-Cheng Lien, Kuen-Jong Lee
{"title":"A Test-per-cycle BIST architecture with low area overhead and no storage requirement","authors":"Chung-Min Shiao, Wei-Cheng Lien, Kuen-Jong Lee","doi":"10.1109/VLSI-DAT.2016.7482556","DOIUrl":null,"url":null,"abstract":"Test-per-clock BIST scheme has the advantages of very short test application time and small test data volume. However, conventionally this scheme needs an extra parallel response monitor for response analysis that may lead to large area overhead. This paper presents a new test-per-clock BIST method that can perform both pattern generation and response compression concurrently in the same LFSR-based design so as to reduce the area overhead. Furthermore, some internal nets are employed in two ways during test application to help reduce test time and test data volume: 1) as the observation points to enhance fault detectability and 2) as the test data provider for reseeding the LFSR. These two ways lead to the benefits that all required patterns can be generated on chip and at-speed testing can be carried out without using any external or internal storage device. Experimental results show that the presented method can achieve 100% fault coverage in very short time for large ISCAS (IWLS) benchmark circuits using 0.09% (0.03%) of internal nets with 9.29% (8.26%) extra area overhead respectively. When compared with a conventional scan-based design, the area overhead is small considering the features of test-per-clock and no requirement of data storage or expensive test equipment.","PeriodicalId":380961,"journal":{"name":"2016 International Symposium on VLSI Design, Automation and Test (VLSI-DAT)","volume":"29 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"2016-04-25","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"9","resultStr":null,"platform":"Semanticscholar","paperid":null,"PeriodicalName":"2016 International Symposium on VLSI Design, Automation and Test (VLSI-DAT)","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/VLSI-DAT.2016.7482556","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 9

Abstract

Test-per-clock BIST scheme has the advantages of very short test application time and small test data volume. However, conventionally this scheme needs an extra parallel response monitor for response analysis that may lead to large area overhead. This paper presents a new test-per-clock BIST method that can perform both pattern generation and response compression concurrently in the same LFSR-based design so as to reduce the area overhead. Furthermore, some internal nets are employed in two ways during test application to help reduce test time and test data volume: 1) as the observation points to enhance fault detectability and 2) as the test data provider for reseeding the LFSR. These two ways lead to the benefits that all required patterns can be generated on chip and at-speed testing can be carried out without using any external or internal storage device. Experimental results show that the presented method can achieve 100% fault coverage in very short time for large ISCAS (IWLS) benchmark circuits using 0.09% (0.03%) of internal nets with 9.29% (8.26%) extra area overhead respectively. When compared with a conventional scan-based design, the area overhead is small considering the features of test-per-clock and no requirement of data storage or expensive test equipment.
查看原文
分享 分享
微信好友 朋友圈 QQ好友 复制链接
本刊更多论文
每周期测试的BIST体系结构,具有低面积开销和无存储需求
每时钟测试一次的BIST方案具有测试应用时间短、测试数据量小的优点。然而,通常这种方案需要一个额外的并行响应监视器来进行响应分析,这可能导致大面积开销。本文提出了一种新的基于lfsr的BIST方法,该方法可以在同一设计中同时进行模式生成和响应压缩,从而减少了面积开销。此外,在测试应用过程中,为了减少测试时间和测试数据量,采用了两种方法:1)作为观测点,提高故障可检测性;2)作为测试数据提供者,重新播种LFSR。这两种方法带来的好处是,所有所需的模式都可以在芯片上生成,并且可以在不使用任何外部或内部存储设备的情况下进行高速测试。实验结果表明,对于大型ISCAS (IWLS)基准电路,该方法分别使用0.09%(0.03%)的内部网络和9.29%(8.26%)的额外面积开销,可以在很短的时间内实现100%的故障覆盖。与传统的基于扫描的设计相比,考虑到每时钟测试的特点,面积开销很小,不需要数据存储或昂贵的测试设备。
本文章由计算机程序翻译,如有差异,请以英文原文为准。
求助全文
约1分钟内获得全文 去求助
来源期刊
自引率
0.00%
发文量
0
期刊最新文献
A 2×25Gb/s 20mW serializing transmitter with 2.5:1 multiplexers in 40nm technology A Test-per-cycle BIST architecture with low area overhead and no storage requirement Electrical/thermal co-design and co-simulation, from chip, package, board to system DAC linearity improvement algorithm with unit cell sorting based on magic square A multi-axis readout circuit using in female ovulation monitoring platform
×
引用
GB/T 7714-2015
复制
MLA
复制
APA
复制
导出至
BibTeX EndNote RefMan NoteFirst NoteExpress
×
×
提示
您的信息不完整,为了账户安全,请先补充。
现在去补充
×
提示
您因"违规操作"
具体请查看互助需知
我知道了
×
提示
现在去查看 取消
×
提示
确定
0
微信
客服QQ
Book学术公众号 扫码关注我们
反馈
×
意见反馈
请填写您的意见或建议
请填写您的手机或邮箱
已复制链接
已复制链接
快去分享给好友吧!
我知道了
×
扫码分享
扫码分享
Book学术官方微信
Book学术文献互助
Book学术文献互助群
群 号:481959085
Book学术
文献互助 智能选刊 最新文献 互助须知 联系我们:info@booksci.cn
Book学术提供免费学术资源搜索服务,方便国内外学者检索中英文文献。致力于提供最便捷和优质的服务体验。
Copyright © 2023 Book学术 All rights reserved.
ghs 京公网安备 11010802042870号 京ICP备2023020795号-1