Effect of surface-trap levels on threshold-voltage change in GaAs FETs

O. Kagaya, H. Takazawa
{"title":"Effect of surface-trap levels on threshold-voltage change in GaAs FETs","authors":"O. Kagaya, H. Takazawa","doi":"10.1109/DRC.1995.496237","DOIUrl":null,"url":null,"abstract":"Compound semiconductor FETs have begun to be used for applications which need high-speed and high-voltage operation. It becomes very important to reduce threshold-voltage change with respect to drain voltage in such applications requiring large amplitude outputs. For high-voltage operation, important results on gate breakdown and on I-V kinks have been obtained using two-dimensional device simulations. However, threshold-voltage change has not been investigated fully. In this study, we analyze the effect of surface trap levels on threshold-voltage change. We used 0.3-micron gate doped-channel heterostructure insulated-gate FETs in this study.","PeriodicalId":326645,"journal":{"name":"1995 53rd Annual Device Research Conference Digest","volume":"36 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"1995-06-19","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"0","resultStr":null,"platform":"Semanticscholar","paperid":null,"PeriodicalName":"1995 53rd Annual Device Research Conference Digest","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/DRC.1995.496237","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 0

Abstract

Compound semiconductor FETs have begun to be used for applications which need high-speed and high-voltage operation. It becomes very important to reduce threshold-voltage change with respect to drain voltage in such applications requiring large amplitude outputs. For high-voltage operation, important results on gate breakdown and on I-V kinks have been obtained using two-dimensional device simulations. However, threshold-voltage change has not been investigated fully. In this study, we analyze the effect of surface trap levels on threshold-voltage change. We used 0.3-micron gate doped-channel heterostructure insulated-gate FETs in this study.
查看原文
分享 分享
微信好友 朋友圈 QQ好友 复制链接
本刊更多论文
表面陷阱能级对GaAs场效应管阈值电压变化的影响
化合物半导体场效应管已开始用于需要高速和高压工作的应用。在这种需要大幅度输出的应用中,降低阈值电压相对于漏极电压的变化变得非常重要。对于高压工作,通过二维器件模拟得到了栅极击穿和I-V扭结的重要结果。然而,阈值电压变化尚未得到充分的研究。在这项研究中,我们分析了表面陷阱水平对阈值电压变化的影响。本研究采用0.3微米栅极掺杂沟道异质结构绝缘栅极场效应管。
本文章由计算机程序翻译,如有差异,请以英文原文为准。
求助全文
约1分钟内获得全文 去求助
来源期刊
自引率
0.00%
发文量
0
期刊最新文献
Intrinsic oscillations in resonant tunneling structures New interpretation of threshold voltage in polysilicon TFTs: a theoretical and experimental study New generation of organic-based thin-film transistors Monolithic integration of a 94 GHz AlGaAs/GaAs 2DEG mixer on quartz substrate by epitaxial lift-off A 140 GHz f/sub max/ InAlAs/InGaAs pulse-doped InGaAlAs quaternary collector HBT with a 20 V BVceo
×
引用
GB/T 7714-2015
复制
MLA
复制
APA
复制
导出至
BibTeX EndNote RefMan NoteFirst NoteExpress
×
×
提示
您的信息不完整,为了账户安全,请先补充。
现在去补充
×
提示
您因"违规操作"
具体请查看互助需知
我知道了
×
提示
现在去查看 取消
×
提示
确定
0
微信
客服QQ
Book学术公众号 扫码关注我们
反馈
×
意见反馈
请填写您的意见或建议
请填写您的手机或邮箱
已复制链接
已复制链接
快去分享给好友吧!
我知道了
×
扫码分享
扫码分享
Book学术官方微信
Book学术文献互助
Book学术文献互助群
群 号:481959085
Book学术
文献互助 智能选刊 最新文献 互助须知 联系我们:info@booksci.cn
Book学术提供免费学术资源搜索服务,方便国内外学者检索中英文文献。致力于提供最便捷和优质的服务体验。
Copyright © 2023 Book学术 All rights reserved.
ghs 京公网安备 11010802042870号 京ICP备2023020795号-1