The impact on device characteristics with STI formed by spin-on dielectric in high density NAND flash memory

W. Wong, J. J. Fan, J. Jiang, C. Huang, C. Chen, H. Chen, C. Hsu, R. Young, P. Wang, H. Fujita, H. Kobayashi
{"title":"The impact on device characteristics with STI formed by spin-on dielectric in high density NAND flash memory","authors":"W. Wong, J. J. Fan, J. Jiang, C. Huang, C. Chen, H. Chen, C. Hsu, R. Young, P. Wang, H. Fujita, H. Kobayashi","doi":"10.1109/VTSA.2009.5159268","DOIUrl":null,"url":null,"abstract":"The electrical impact from adopting spin-on dielectric (SOD) for shallow trench isolation is demonstrated in this paper. Although perfect STI gap filling and suppressed re-oxidation of tunneling oxide near the active area (AA) edge are achieved through SOD process, some unexpected side effects occur. In peripheral area, severe corner thinning of thick gate oxide and positive fixed charge inside STI are observed, leading to distorted transistor I–V characteristics and deteriorated junction/well isolation capability. They are attributed to the mechanical stress from volume shrinkage when SOD material is transformed into pure silicon dioxide. [1]","PeriodicalId":309622,"journal":{"name":"2009 International Symposium on VLSI Technology, Systems, and Applications","volume":null,"pages":null},"PeriodicalIF":0.0000,"publicationDate":"2009-04-27","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"2","resultStr":null,"platform":"Semanticscholar","paperid":null,"PeriodicalName":"2009 International Symposium on VLSI Technology, Systems, and Applications","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/VTSA.2009.5159268","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 2

Abstract

The electrical impact from adopting spin-on dielectric (SOD) for shallow trench isolation is demonstrated in this paper. Although perfect STI gap filling and suppressed re-oxidation of tunneling oxide near the active area (AA) edge are achieved through SOD process, some unexpected side effects occur. In peripheral area, severe corner thinning of thick gate oxide and positive fixed charge inside STI are observed, leading to distorted transistor I–V characteristics and deteriorated junction/well isolation capability. They are attributed to the mechanical stress from volume shrinkage when SOD material is transformed into pure silicon dioxide. [1]
查看原文
分享 分享
微信好友 朋友圈 QQ好友 复制链接
本刊更多论文
高密度NAND快闪记忆体中自旋介电体形成STI对元件特性的影响
本文论证了采用自旋介电介质(SOD)进行浅沟隔离的电学影响。虽然通过SOD过程可以实现完美的STI间隙填充和抑制活性区(AA)边缘附近隧道氧化物的再氧化,但也会产生一些意想不到的副作用。在外围区域,观察到厚栅氧化物和STI内正固定电荷的严重角变薄,导致晶体管I-V特性畸变和结/井隔离能力下降。这是由于SOD材料转化为纯二氧化硅时体积收缩产生的机械应力所致。[1]
本文章由计算机程序翻译,如有差异,请以英文原文为准。
求助全文
约1分钟内获得全文 去求助
来源期刊
自引率
0.00%
发文量
0
期刊最新文献
High-k/ metal-gate stack work-function tuning by rare-earth capping layers: Interface dipole or bulk charge? Sub-100nm high-K metal gate GeOI pMOSFETs performance: Impact of the Ge channel orientation and of the source injection velocity Sub-32nm CMOS technology enhancement for low power applications Forming-free HfO2 bipolar RRAM device with improved endurance and high speed operation Inversion-type surface channel In0.53]Ga{in0.47As metal-oxide-semiconductor field-effect transistors with metal-gate/high-k dielectric stack and CMOS-compatible PdGe contacts
×
引用
GB/T 7714-2015
复制
MLA
复制
APA
复制
导出至
BibTeX EndNote RefMan NoteFirst NoteExpress
×
×
提示
您的信息不完整,为了账户安全,请先补充。
现在去补充
×
提示
您因"违规操作"
具体请查看互助需知
我知道了
×
提示
现在去查看 取消
×
提示
确定
0
微信
客服QQ
Book学术公众号 扫码关注我们
反馈
×
意见反馈
请填写您的意见或建议
请填写您的手机或邮箱
已复制链接
已复制链接
快去分享给好友吧!
我知道了
×
扫码分享
扫码分享
Book学术官方微信
Book学术文献互助
Book学术文献互助群
群 号:481959085
Book学术
文献互助 智能选刊 最新文献 互助须知 联系我们:info@booksci.cn
Book学术提供免费学术资源搜索服务,方便国内外学者检索中英文文献。致力于提供最便捷和优质的服务体验。
Copyright © 2023 Book学术 All rights reserved.
ghs 京公网安备 11010802042870号 京ICP备2023020795号-1