Robust multi-phase clock generation with reduced jitter

K. Folkesson, C. Svensson
{"title":"Robust multi-phase clock generation with reduced jitter","authors":"K. Folkesson, C. Svensson","doi":"10.1109/SOCC.2004.1362393","DOIUrl":null,"url":null,"abstract":"A very flexible multiphase clock generation circuit is proposed. It is aimed for applications where very accurate phase shifts and low jitter is required, such as time-interleaved samplers and multistandard radio receivers. Robustness to supply voltage variation for phase shifts and jitter performance is demonstrated with simulations as well as measurements.","PeriodicalId":184894,"journal":{"name":"IEEE International SOC Conference, 2004. Proceedings.","volume":"211 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"2004-11-30","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"2","resultStr":null,"platform":"Semanticscholar","paperid":null,"PeriodicalName":"IEEE International SOC Conference, 2004. Proceedings.","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/SOCC.2004.1362393","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 2

Abstract

A very flexible multiphase clock generation circuit is proposed. It is aimed for applications where very accurate phase shifts and low jitter is required, such as time-interleaved samplers and multistandard radio receivers. Robustness to supply voltage variation for phase shifts and jitter performance is demonstrated with simulations as well as measurements.
查看原文
分享 分享
微信好友 朋友圈 QQ好友 复制链接
本刊更多论文
具有减少抖动的鲁棒多相时钟生成
提出了一种非常灵活的多相时钟产生电路。它适用于需要非常精确的相移和低抖动的应用,例如时间交错采样器和多标准无线电接收机。通过仿真和测量证明了该系统对电源电压变化对相移和抖动性能的鲁棒性。
本文章由计算机程序翻译,如有差异,请以英文原文为准。
求助全文
约1分钟内获得全文 去求助
来源期刊
自引率
0.00%
发文量
0
期刊最新文献
Power-efficient implementation of turbo decoder in SDR system Clock tree tuning using shortest paths polygon An efficient reformulation based architecture for adaptive forward error correction decoding in wireless applications A high-speed power and resolution adaptive flash analog-to-digital converter Leakage aware SER reduction technique for UDSM logic circuits
×
引用
GB/T 7714-2015
复制
MLA
复制
APA
复制
导出至
BibTeX EndNote RefMan NoteFirst NoteExpress
×
×
提示
您的信息不完整,为了账户安全,请先补充。
现在去补充
×
提示
您因"违规操作"
具体请查看互助需知
我知道了
×
提示
现在去查看 取消
×
提示
确定
0
微信
客服QQ
Book学术公众号 扫码关注我们
反馈
×
意见反馈
请填写您的意见或建议
请填写您的手机或邮箱
已复制链接
已复制链接
快去分享给好友吧!
我知道了
×
扫码分享
扫码分享
Book学术官方微信
Book学术文献互助
Book学术文献互助群
群 号:481959085
Book学术
文献互助 智能选刊 最新文献 互助须知 联系我们:info@booksci.cn
Book学术提供免费学术资源搜索服务,方便国内外学者检索中英文文献。致力于提供最便捷和优质的服务体验。
Copyright © 2023 Book学术 All rights reserved.
ghs 京公网安备 11010802042870号 京ICP备2023020795号-1