Reliability and Breakdown Study of Erase Gate Oxide in Split-Gate Non-Volatile Memory Device

L. Luo, K. Shubhakar, S. Mei, N. Raghavan, Fan Zhang, D. Shum, K. Pey
{"title":"Reliability and Breakdown Study of Erase Gate Oxide in Split-Gate Non-Volatile Memory Device","authors":"L. Luo, K. Shubhakar, S. Mei, N. Raghavan, Fan Zhang, D. Shum, K. Pey","doi":"10.1109/IRPS45951.2020.9128911","DOIUrl":null,"url":null,"abstract":"The electrical reliability study of 40 nm embedded non-volatile memory (NVM) technology was widely studied with respect to data retention and cycling. However, intrinsic reliability of NVM gate oxide was rarely reported. Here, we present key results on soft breakdown (SBD) and hard breakdown (HBD) events in split-gate NVM (SG-NVM) together with most likely breakdown (BD) location in erase gate (EG) oxide. A new method of nanoprobe electrical stressing was applied on EG oxide and physical failures were successfully observed using transmission electron microscopy (TEM). Combined kinetic Monte Carlo (KMC) and finite element method (FEM) simulation results show that the BD occurs in EG oxide associated with high-electric field during erase operation. The HBD path can be clearly identified and shows melting of whole W plug and copper, connected to erase Poly-Si gate on top of EG oxide. Thus, our results provide critical information to identify the reliability weak link of the SG-NVM device and, electrical and physical behavior of the EG oxide during the SBD and HBD events.","PeriodicalId":116002,"journal":{"name":"2020 IEEE International Reliability Physics Symposium (IRPS)","volume":"19 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"2020-04-01","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"0","resultStr":null,"platform":"Semanticscholar","paperid":null,"PeriodicalName":"2020 IEEE International Reliability Physics Symposium (IRPS)","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/IRPS45951.2020.9128911","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 0

Abstract

The electrical reliability study of 40 nm embedded non-volatile memory (NVM) technology was widely studied with respect to data retention and cycling. However, intrinsic reliability of NVM gate oxide was rarely reported. Here, we present key results on soft breakdown (SBD) and hard breakdown (HBD) events in split-gate NVM (SG-NVM) together with most likely breakdown (BD) location in erase gate (EG) oxide. A new method of nanoprobe electrical stressing was applied on EG oxide and physical failures were successfully observed using transmission electron microscopy (TEM). Combined kinetic Monte Carlo (KMC) and finite element method (FEM) simulation results show that the BD occurs in EG oxide associated with high-electric field during erase operation. The HBD path can be clearly identified and shows melting of whole W plug and copper, connected to erase Poly-Si gate on top of EG oxide. Thus, our results provide critical information to identify the reliability weak link of the SG-NVM device and, electrical and physical behavior of the EG oxide during the SBD and HBD events.
查看原文
分享 分享
微信好友 朋友圈 QQ好友 复制链接
本刊更多论文
分栅非易失性存储器件中擦除栅氧化物的可靠性和击穿研究
40nm嵌入式非易失性存储器(NVM)技术的电可靠性研究在数据保留和循环方面得到了广泛的研究。然而,NVM栅极氧化物的内在可靠性鲜有报道。在这里,我们给出了分栅NVM (SG-NVM)中软击穿(SBD)和硬击穿(HBD)事件的关键结果,以及擦除栅(EG)氧化物中最可能击穿(BD)的位置。采用纳米探针对氧化EG进行电应力处理,并通过透射电镜成功观察到氧化EG的物理破坏。动力学蒙特卡罗(KMC)和有限元法(FEM)相结合的模拟结果表明,在高电场的擦除过程中,氧化EG中发生了双相损伤。HBD路径可以清晰地识别,并显示整个W插头和铜的熔化,连接到EG氧化物顶部的擦除多晶硅栅极。因此,我们的研究结果为确定SG-NVM器件的可靠性薄弱环节以及SBD和HBD事件期间EG氧化物的电气和物理行为提供了关键信息。
本文章由计算机程序翻译,如有差异,请以英文原文为准。
求助全文
约1分钟内获得全文 去求助
来源期刊
自引率
0.00%
发文量
0
期刊最新文献
Quantum Mechanical Charge Trap Modeling to Explain BTI at Cryogenic Temperatures Ruggedness of SiC devices under extreme conditions Gate-Oxide Trapping Enabled Synaptic Logic Transistor Threshold Voltage Shift in a-Si:H Thin film Transistors under ESD stress Conditions Sub-nanosecond Reverse Recovery Measurement for ESD Devices
×
引用
GB/T 7714-2015
复制
MLA
复制
APA
复制
导出至
BibTeX EndNote RefMan NoteFirst NoteExpress
×
×
提示
您的信息不完整,为了账户安全,请先补充。
现在去补充
×
提示
您因"违规操作"
具体请查看互助需知
我知道了
×
提示
现在去查看 取消
×
提示
确定
0
微信
客服QQ
Book学术公众号 扫码关注我们
反馈
×
意见反馈
请填写您的意见或建议
请填写您的手机或邮箱
已复制链接
已复制链接
快去分享给好友吧!
我知道了
×
扫码分享
扫码分享
Book学术官方微信
Book学术文献互助
Book学术文献互助群
群 号:481959085
Book学术
文献互助 智能选刊 最新文献 互助须知 联系我们:info@booksci.cn
Book学术提供免费学术资源搜索服务,方便国内外学者检索中英文文献。致力于提供最便捷和优质的服务体验。
Copyright © 2023 Book学术 All rights reserved.
ghs 京公网安备 11010802042870号 京ICP备2023020795号-1