Cycling induced degradation of a 65nm FPGA flash memory switch

Ben A. Schmid, J. Jia, J. Wolfman, Yu Wang, F. Dhaoui, Huan-Chung Tseng, Sung-Rae Kim, Kin-Sing Lee, Patty Liu, K. Han, C. Hu
{"title":"Cycling induced degradation of a 65nm FPGA flash memory switch","authors":"Ben A. Schmid, J. Jia, J. Wolfman, Yu Wang, F. Dhaoui, Huan-Chung Tseng, Sung-Rae Kim, Kin-Sing Lee, Patty Liu, K. Han, C. Hu","doi":"10.1109/IIRW.2010.5706495","DOIUrl":null,"url":null,"abstract":"We present a study of cycling induced degradation of a two transistor Flash memory cell with a shared floating gate. The cell directly serves as a configurable interconnection switch in a Field Programmable Gate Array (FPGA) fabricated with a 65 nm embedded-Flash process. By optimizing the poly re-oxidation, LDD implant and spacer module, the cell endurance is significantly improved at both the single cell and 1 Mbit test-array levels.","PeriodicalId":332664,"journal":{"name":"2010 IEEE International Integrated Reliability Workshop Final Report","volume":"108 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"2010-10-01","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"3","resultStr":null,"platform":"Semanticscholar","paperid":null,"PeriodicalName":"2010 IEEE International Integrated Reliability Workshop Final Report","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/IIRW.2010.5706495","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 3

Abstract

We present a study of cycling induced degradation of a two transistor Flash memory cell with a shared floating gate. The cell directly serves as a configurable interconnection switch in a Field Programmable Gate Array (FPGA) fabricated with a 65 nm embedded-Flash process. By optimizing the poly re-oxidation, LDD implant and spacer module, the cell endurance is significantly improved at both the single cell and 1 Mbit test-array levels.
查看原文
分享 分享
微信好友 朋友圈 QQ好友 复制链接
本刊更多论文
循环诱导的65nm FPGA闪存开关退化
我们提出了一个研究循环诱导退化的双晶体管闪存单元与一个共享浮栅。该单元直接用作65纳米嵌入式闪存工艺制造的现场可编程门阵列(FPGA)中的可配置互连开关。通过优化多再氧化、LDD植入和间隔模块,电池续航能力在单电池和1mbit测试阵列水平上都得到了显著提高。
本文章由计算机程序翻译,如有差异,请以英文原文为准。
求助全文
约1分钟内获得全文 去求助
来源期刊
自引率
0.00%
发文量
0
期刊最新文献
Defects in low-κ dielectrics and etch stop layers for use as interlayer dielectrics in ULSI Impact of body tie and Source/Drain contact spacing on the hot carrier reliability of 45-nm RF-CMOS The impact of recovery on BTI reliability assessments A novel virtual age reliability model for Time-to-Failure prediction 3D simulation of charge collection and SEU of 0.13µm partially depleted SOI SRAM
×
引用
GB/T 7714-2015
复制
MLA
复制
APA
复制
导出至
BibTeX EndNote RefMan NoteFirst NoteExpress
×
×
提示
您的信息不完整,为了账户安全,请先补充。
现在去补充
×
提示
您因"违规操作"
具体请查看互助需知
我知道了
×
提示
现在去查看 取消
×
提示
确定
0
微信
客服QQ
Book学术公众号 扫码关注我们
反馈
×
意见反馈
请填写您的意见或建议
请填写您的手机或邮箱
已复制链接
已复制链接
快去分享给好友吧!
我知道了
×
扫码分享
扫码分享
Book学术官方微信
Book学术文献互助
Book学术文献互助群
群 号:481959085
Book学术
文献互助 智能选刊 最新文献 互助须知 联系我们:info@booksci.cn
Book学术提供免费学术资源搜索服务,方便国内外学者检索中英文文献。致力于提供最便捷和优质的服务体验。
Copyright © 2023 Book学术 All rights reserved.
ghs 京公网安备 11010802042870号 京ICP备2023020795号-1