Reliability failure modes in interconnects for the 45 nm technology node and beyond

L. Arnaud, D. Galpin, S. Chhun, C. Monget, E. Richard, D. Roy, C. Besset, M. Vilmay, L. Doyen, P. Waltz, E. Petitprez, F. Terrier, G. Imbert, Y. Le Friec
{"title":"Reliability failure modes in interconnects for the 45 nm technology node and beyond","authors":"L. Arnaud, D. Galpin, S. Chhun, C. Monget, E. Richard, D. Roy, C. Besset, M. Vilmay, L. Doyen, P. Waltz, E. Petitprez, F. Terrier, G. Imbert, Y. Le Friec","doi":"10.1109/IITC.2009.5090381","DOIUrl":null,"url":null,"abstract":"This work analyses electromigration and dielectric lifetimes of 45 nm node CMOS interconnects. Reliability mechanisms and failure modes are discussed considering, on one hand, the interconnect materials and processes steps, and on the other hand scaling issues. Robust reliability performance meeting the required products target is actually obtained with process integration schemes used for the 45 nm node thanks to fine optimizations of Cu barriers, Cu filling, and ULK surface quality.","PeriodicalId":301012,"journal":{"name":"2009 IEEE International Interconnect Technology Conference","volume":"32 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"2009-06-01","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"3","resultStr":null,"platform":"Semanticscholar","paperid":null,"PeriodicalName":"2009 IEEE International Interconnect Technology Conference","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/IITC.2009.5090381","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 3

Abstract

This work analyses electromigration and dielectric lifetimes of 45 nm node CMOS interconnects. Reliability mechanisms and failure modes are discussed considering, on one hand, the interconnect materials and processes steps, and on the other hand scaling issues. Robust reliability performance meeting the required products target is actually obtained with process integration schemes used for the 45 nm node thanks to fine optimizations of Cu barriers, Cu filling, and ULK surface quality.
查看原文
分享 分享
微信好友 朋友圈 QQ好友 复制链接
本刊更多论文
45纳米及以上技术节点互连的可靠性失效模式
本文分析了45纳米节点CMOS互连的电迁移和介电寿命。考虑到互连材料和工艺步骤,以及尺度问题,讨论了可靠性机制和失效模式。通过对铜屏障、Cu填充和ULK表面质量的精细优化,45 nm节点的工艺集成方案实际上获得了满足所需产品目标的稳健可靠性性能。
本文章由计算机程序翻译,如有差异,请以英文原文为准。
求助全文
约1分钟内获得全文 去求助
来源期刊
自引率
0.00%
发文量
0
期刊最新文献
Development of porous silica ultra low-k films for 32 nm-node interconnects and beyond New multi-step UV curing process for porogen-based porous SiOC Thin low-k SiOC(N) dielectric / ruthenium stacked barrier technology Study of low resistance TSV using electroless plated copper and tungsten-alloy barrier Co-design of reliable signal and power interconnects in 3D stacked ICs
×
引用
GB/T 7714-2015
复制
MLA
复制
APA
复制
导出至
BibTeX EndNote RefMan NoteFirst NoteExpress
×
×
提示
您的信息不完整,为了账户安全,请先补充。
现在去补充
×
提示
您因"违规操作"
具体请查看互助需知
我知道了
×
提示
现在去查看 取消
×
提示
确定
0
微信
客服QQ
Book学术公众号 扫码关注我们
反馈
×
意见反馈
请填写您的意见或建议
请填写您的手机或邮箱
已复制链接
已复制链接
快去分享给好友吧!
我知道了
×
扫码分享
扫码分享
Book学术官方微信
Book学术文献互助
Book学术文献互助群
群 号:604180095
Book学术
文献互助 智能选刊 最新文献 互助须知 联系我们:info@booksci.cn
Book学术提供免费学术资源搜索服务,方便国内外学者检索中英文文献。致力于提供最便捷和优质的服务体验。
Copyright © 2023 Book学术 All rights reserved.
ghs 京公网安备 11010802042870号 京ICP备2023020795号-1