Utilization of quartile analysis in process control

A. El-Sayed, C. Montgomery, S. Jenkins
{"title":"Utilization of quartile analysis in process control","authors":"A. El-Sayed, C. Montgomery, S. Jenkins","doi":"10.1109/ISSM.2000.993708","DOIUrl":null,"url":null,"abstract":"This paper addresses the utilization of quartile analysis in correlating inline measurements to end of line yield and electrical parametrics outliers (tail of population) over a large sample of lots to reduce the signal to noise ratio. In this paper we will discuss four case studies for a .25 /spl mu/m CMOS technology in a high volume-manufacturing environment where quartile analysis was used and proved successful. Case study A is addressing a .5% process yield loss due to high via resistance. Quartile (QTR) analysis of via resistance vs. key in-line processes indicated sensitivities to inter-metal-dielectric (IMD) thickness and via size. Case study B is utilizing QTR analysis to determine optimum contact etch time to overcome marginality to poly-metal-dielectric (PMD) thickness without compromising device diode leakage. Case Study C correlated a functional yield loss at the edge of the wafer to high TiN target life. Case Study D correlated titanium (Ti) kit life to high via Kelvin. In these case studies, quartile analysis was effectively used to analyze large sample of lots, evaluate current process control limits, identify any process marginalities, and drive corrective actions.","PeriodicalId":104122,"journal":{"name":"Proceedings of ISSM2000. Ninth International Symposium on Semiconductor Manufacturing (IEEE Cat. No.00CH37130)","volume":"32 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"2000-09-26","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"1","resultStr":null,"platform":"Semanticscholar","paperid":null,"PeriodicalName":"Proceedings of ISSM2000. Ninth International Symposium on Semiconductor Manufacturing (IEEE Cat. No.00CH37130)","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/ISSM.2000.993708","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 1

Abstract

This paper addresses the utilization of quartile analysis in correlating inline measurements to end of line yield and electrical parametrics outliers (tail of population) over a large sample of lots to reduce the signal to noise ratio. In this paper we will discuss four case studies for a .25 /spl mu/m CMOS technology in a high volume-manufacturing environment where quartile analysis was used and proved successful. Case study A is addressing a .5% process yield loss due to high via resistance. Quartile (QTR) analysis of via resistance vs. key in-line processes indicated sensitivities to inter-metal-dielectric (IMD) thickness and via size. Case study B is utilizing QTR analysis to determine optimum contact etch time to overcome marginality to poly-metal-dielectric (PMD) thickness without compromising device diode leakage. Case Study C correlated a functional yield loss at the edge of the wafer to high TiN target life. Case Study D correlated titanium (Ti) kit life to high via Kelvin. In these case studies, quartile analysis was effectively used to analyze large sample of lots, evaluate current process control limits, identify any process marginalities, and drive corrective actions.
查看原文
分享 分享
微信好友 朋友圈 QQ好友 复制链接
本刊更多论文
四分位分析在过程控制中的应用
本文讨论了利用四分位数分析将在线测量与线端产量和电气参数异常值(总体尾部)在大量样本上相关联,以降低信噪比。在本文中,我们将讨论在大批量生产环境中使用四分位数分析并证明成功的0.25 /spl mu/m CMOS技术的四个案例研究。案例研究A正在解决由于高通孔电阻导致的0.5%的工艺良率损失。通孔电阻与关键在线工艺的四分位数(QTR)分析表明对金属间介电(IMD)厚度和通孔尺寸的敏感性。案例研究B是利用QTR分析来确定最佳接触蚀刻时间,以克服多金属介电体(PMD)厚度的边际性,同时不影响器件二极管泄漏。案例研究C将晶圆边缘的功能良率损失与高TiN目标寿命联系起来。案例研究D相关钛(Ti)试剂盒寿命高通过开尔文。在这些案例研究中,四分位数分析被有效地用于分析大量样品,评估当前的工艺控制限制,识别任何工艺边缘,并推动纠正措施。
本文章由计算机程序翻译,如有差异,请以英文原文为准。
求助全文
约1分钟内获得全文 去求助
来源期刊
自引率
0.00%
发文量
0
期刊最新文献
Process module control for low-/spl kappa/ dielectrics [CVD] A next queue algorithm in real time dispatching system of semiconductor manufacturing New identification system for individual wafer management International reuse program in a green field Fab Environmental management activities by NEC electron devices
×
引用
GB/T 7714-2015
复制
MLA
复制
APA
复制
导出至
BibTeX EndNote RefMan NoteFirst NoteExpress
×
×
提示
您的信息不完整,为了账户安全,请先补充。
现在去补充
×
提示
您因"违规操作"
具体请查看互助需知
我知道了
×
提示
现在去查看 取消
×
提示
确定
0
微信
客服QQ
Book学术公众号 扫码关注我们
反馈
×
意见反馈
请填写您的意见或建议
请填写您的手机或邮箱
已复制链接
已复制链接
快去分享给好友吧!
我知道了
×
扫码分享
扫码分享
Book学术官方微信
Book学术文献互助
Book学术文献互助群
群 号:481959085
Book学术
文献互助 智能选刊 最新文献 互助须知 联系我们:info@booksci.cn
Book学术提供免费学术资源搜索服务,方便国内外学者检索中英文文献。致力于提供最便捷和优质的服务体验。
Copyright © 2023 Book学术 All rights reserved.
ghs 京公网安备 11010802042870号 京ICP备2023020795号-1