Analysis of plasma damage on phase change memory cells

F. Pellizzer, A. Spandre, S. Alba, A. Pirovano
{"title":"Analysis of plasma damage on phase change memory cells","authors":"F. Pellizzer, A. Spandre, S. Alba, A. Pirovano","doi":"10.1109/ICICDT.2004.1309950","DOIUrl":null,"url":null,"abstract":"Phase change memories based on chalcogenide materials are being studied as an alternative for nonvolatile information storage, because they can become attractive for technology nodes beyond 65 nm due to their intrinsic scalability In this paper we propose a first analysis of plasma damage of phase memory cells, starting from the basic electrical characteristics of storage elements and then including the effects of different selecting devices. Taking into account the architecture of phase change arrays, we will evaluate typical etching conditions and try to understand any possible impact on cell parameters and performances. Finally we will show some electrical results on real devices, integrated in a standard CMOS process in 0.18 /spl mu/m technology.","PeriodicalId":158994,"journal":{"name":"2004 International Conference on Integrated Circuit Design and Technology (IEEE Cat. No.04EX866)","volume":"6 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"2004-10-04","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"1","resultStr":null,"platform":"Semanticscholar","paperid":null,"PeriodicalName":"2004 International Conference on Integrated Circuit Design and Technology (IEEE Cat. No.04EX866)","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/ICICDT.2004.1309950","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 1

Abstract

Phase change memories based on chalcogenide materials are being studied as an alternative for nonvolatile information storage, because they can become attractive for technology nodes beyond 65 nm due to their intrinsic scalability In this paper we propose a first analysis of plasma damage of phase memory cells, starting from the basic electrical characteristics of storage elements and then including the effects of different selecting devices. Taking into account the architecture of phase change arrays, we will evaluate typical etching conditions and try to understand any possible impact on cell parameters and performances. Finally we will show some electrical results on real devices, integrated in a standard CMOS process in 0.18 /spl mu/m technology.
查看原文
分享 分享
微信好友 朋友圈 QQ好友 复制链接
本刊更多论文
相变记忆细胞的等离子损伤分析
基于硫族化合物材料的相变存储器正被研究作为非易失性信息存储的替代方案,因为它们具有固有的可扩展性,可以在65 nm以上的技术节点上变得有吸引力。本文首先从存储元件的基本电特性开始,然后包括不同选择器件的影响,对相记忆细胞的等离子损伤进行了分析。考虑到相变阵列的结构,我们将评估典型的蚀刻条件,并试图了解任何可能对电池参数和性能的影响。最后,我们将展示实际器件上的一些电气结果,这些器件集成在0.18 /spl mu/m技术的标准CMOS工艺中。
本文章由计算机程序翻译,如有差异,请以英文原文为准。
求助全文
约1分钟内获得全文 去求助
来源期刊
自引率
0.00%
发文量
0
期刊最新文献
Atmospheric neutron effects in advanced microelectronics, standards and applications Monitoring and preventing arc-induced wafer damage in 300mm manufacturing A study of SiN cap NH/sub 3/ plasma pre-treatment process on the PID, EM, GOI performance and BEOL defectivity in Cu dual damascene technology Low-K cu damascene interconnection leakage and process induced damage assessment Advanced germanium MOSFET technologies with high-/spl kappa/ gate dielectrics and shallow junctions
×
引用
GB/T 7714-2015
复制
MLA
复制
APA
复制
导出至
BibTeX EndNote RefMan NoteFirst NoteExpress
×
×
提示
您的信息不完整,为了账户安全,请先补充。
现在去补充
×
提示
您因"违规操作"
具体请查看互助需知
我知道了
×
提示
现在去查看 取消
×
提示
确定
0
微信
客服QQ
Book学术公众号 扫码关注我们
反馈
×
意见反馈
请填写您的意见或建议
请填写您的手机或邮箱
已复制链接
已复制链接
快去分享给好友吧!
我知道了
×
扫码分享
扫码分享
Book学术官方微信
Book学术文献互助
Book学术文献互助群
群 号:481959085
Book学术
文献互助 智能选刊 最新文献 互助须知 联系我们:info@booksci.cn
Book学术提供免费学术资源搜索服务,方便国内外学者检索中英文文献。致力于提供最便捷和优质的服务体验。
Copyright © 2023 Book学术 All rights reserved.
ghs 京公网安备 11010802042870号 京ICP备2023020795号-1