Potential propagation model-based failure analysis support tool for MOS LSIs

M. Kodama, H. Kakinuma, J. Kumagai, H. Niina, J. Kiji
{"title":"Potential propagation model-based failure analysis support tool for MOS LSIs","authors":"M. Kodama, H. Kakinuma, J. Kumagai, H. Niina, J. Kiji","doi":"10.1109/ISSM.2000.993661","DOIUrl":null,"url":null,"abstract":"This paper presents an efficient failure analysis method using a MOS LSI failure analysis system, named Failure Analysis Support Tool (FAST). When LSI design data, test patterns and test conditions are input into FAST, it calculates the potential in integrated circuits based on our proposing Potential Propagation model, and outputs the result as a timing diagram. The location of electrical faults can then be identified using the timing diagram FAST even allows engineers without detailed knowledge of the design to analyze failures in the device swiftly and accurately. This method is useful for logic LSIs and the peripheral circuits of memory LSIs, where faults are often difficult to locate.","PeriodicalId":104122,"journal":{"name":"Proceedings of ISSM2000. Ninth International Symposium on Semiconductor Manufacturing (IEEE Cat. No.00CH37130)","volume":"72 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"2000-09-26","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"0","resultStr":null,"platform":"Semanticscholar","paperid":null,"PeriodicalName":"Proceedings of ISSM2000. Ninth International Symposium on Semiconductor Manufacturing (IEEE Cat. No.00CH37130)","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/ISSM.2000.993661","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 0

Abstract

This paper presents an efficient failure analysis method using a MOS LSI failure analysis system, named Failure Analysis Support Tool (FAST). When LSI design data, test patterns and test conditions are input into FAST, it calculates the potential in integrated circuits based on our proposing Potential Propagation model, and outputs the result as a timing diagram. The location of electrical faults can then be identified using the timing diagram FAST even allows engineers without detailed knowledge of the design to analyze failures in the device swiftly and accurately. This method is useful for logic LSIs and the peripheral circuits of memory LSIs, where faults are often difficult to locate.
查看原文
分享 分享
微信好友 朋友圈 QQ好友 复制链接
本刊更多论文
基于潜在传播模型的MOS lsi失效分析支持工具
本文提出了一种利用MOS LSI失效分析系统FAST进行失效分析的有效方法。当LSI设计数据、测试模式和测试条件输入FAST时,它根据我们提出的电位传播模型计算集成电路中的电位,并将结果作为时序图输出。然后可以使用时序图FAST识别电气故障的位置,甚至允许工程师在没有详细设计知识的情况下快速准确地分析设备中的故障。这种方法对逻辑lsi和内存lsi的外围电路非常有用,因为这些电路的故障通常难以定位。
本文章由计算机程序翻译,如有差异,请以英文原文为准。
求助全文
约1分钟内获得全文 去求助
来源期刊
自引率
0.00%
发文量
0
期刊最新文献
Process module control for low-/spl kappa/ dielectrics [CVD] A next queue algorithm in real time dispatching system of semiconductor manufacturing New identification system for individual wafer management International reuse program in a green field Fab Environmental management activities by NEC electron devices
×
引用
GB/T 7714-2015
复制
MLA
复制
APA
复制
导出至
BibTeX EndNote RefMan NoteFirst NoteExpress
×
×
提示
您的信息不完整,为了账户安全,请先补充。
现在去补充
×
提示
您因"违规操作"
具体请查看互助需知
我知道了
×
提示
现在去查看 取消
×
提示
确定
0
微信
客服QQ
Book学术公众号 扫码关注我们
反馈
×
意见反馈
请填写您的意见或建议
请填写您的手机或邮箱
已复制链接
已复制链接
快去分享给好友吧!
我知道了
×
扫码分享
扫码分享
Book学术官方微信
Book学术文献互助
Book学术文献互助群
群 号:481959085
Book学术
文献互助 智能选刊 最新文献 互助须知 联系我们:info@booksci.cn
Book学术提供免费学术资源搜索服务,方便国内外学者检索中英文文献。致力于提供最便捷和优质的服务体验。
Copyright © 2023 Book学术 All rights reserved.
ghs 京公网安备 11010802042870号 京ICP备2023020795号-1