A low-current digitally predistorted 3G-4G transmitter in 40nm CMOS

M. Collados, Hongli Zhang, B. Tenbroek, Hsiang-Hui Chang
{"title":"A low-current digitally predistorted 3G-4G transmitter in 40nm CMOS","authors":"M. Collados, Hongli Zhang, B. Tenbroek, Hsiang-Hui Chang","doi":"10.1109/RFIC.2013.6569544","DOIUrl":null,"url":null,"abstract":"To create a wide-band transmit path with high current efficiency a single-balanced passive modulator is combined with a class-B single-ended resonant driver. The linearity of such configuration is limited by a strong 3rd harmonic response of the modulator combined with a strong third-order intermodulation in the driver. A novel digital predistortion approach is presented to enable good linearity under these highly non-linear conditions. Implemented in 40nm CMOS, the modulator and driver combined consume only 45mW to deliver a +3dBm Release 99 WCDMA signal with 1.1% EVM, -54dBc ACLR and -160dBc/Hz noise in the RX band. The ACLR remains below -50dBc over temperature, frequency and TX-power without adjustment of the predistortion coefficients. The transmitter delivers +0dBm 10MHz LTE with -51dBc ACLR.","PeriodicalId":203521,"journal":{"name":"2013 IEEE Radio Frequency Integrated Circuits Symposium (RFIC)","volume":"1 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"2013-06-02","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"3","resultStr":null,"platform":"Semanticscholar","paperid":null,"PeriodicalName":"2013 IEEE Radio Frequency Integrated Circuits Symposium (RFIC)","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/RFIC.2013.6569544","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 3

Abstract

To create a wide-band transmit path with high current efficiency a single-balanced passive modulator is combined with a class-B single-ended resonant driver. The linearity of such configuration is limited by a strong 3rd harmonic response of the modulator combined with a strong third-order intermodulation in the driver. A novel digital predistortion approach is presented to enable good linearity under these highly non-linear conditions. Implemented in 40nm CMOS, the modulator and driver combined consume only 45mW to deliver a +3dBm Release 99 WCDMA signal with 1.1% EVM, -54dBc ACLR and -160dBc/Hz noise in the RX band. The ACLR remains below -50dBc over temperature, frequency and TX-power without adjustment of the predistortion coefficients. The transmitter delivers +0dBm 10MHz LTE with -51dBc ACLR.
查看原文
分享 分享
微信好友 朋友圈 QQ好友 复制链接
本刊更多论文
40nm CMOS低电流数字预失真3G-4G发射机
为了创建具有高电流效率的宽带发射路径,将单平衡无源调制器与b类单端谐振驱动器相结合。这种结构的线性度受到调制器的强三次谐波响应和驱动器中的强三阶互调的限制。提出了一种新的数字预失真方法,在这些高度非线性的条件下实现良好的线性。在40nm CMOS中实现,调制器和驱动器组合仅消耗45mW,提供+3dBm Release 99 WCDMA信号,EVM为1.1%,ACLR为-54dBc, RX频段噪声为-160dBc/Hz。在不调整预失真系数的情况下,无论温度、频率和tx功率,ACLR都保持在-50dBc以下。发射机提供+0dBm 10MHz LTE和-51dBc ACLR。
本文章由计算机程序翻译,如有差异,请以英文原文为准。
求助全文
约1分钟内获得全文 去求助
来源期刊
自引率
0.00%
发文量
0
期刊最新文献
A Ka-Band doherty power amplifier with 25.1 dBm output power, 38% peak PAE and 27% back-off PAE A 240 GHz direct conversion IQ receiver in 0.13 μm SiGe BiCMOS technology A linear-in-dB analog baseband circuit for low power 60GHz receiver in standard 65nm CMOS A highly selective LNTA capable of large-signal handling for RF receiver front-ends A 0.5GHz–1.5GHz order scalable harmonic rejection mixer
×
引用
GB/T 7714-2015
复制
MLA
复制
APA
复制
导出至
BibTeX EndNote RefMan NoteFirst NoteExpress
×
×
提示
您的信息不完整,为了账户安全,请先补充。
现在去补充
×
提示
您因"违规操作"
具体请查看互助需知
我知道了
×
提示
现在去查看 取消
×
提示
确定
0
微信
客服QQ
Book学术公众号 扫码关注我们
反馈
×
意见反馈
请填写您的意见或建议
请填写您的手机或邮箱
已复制链接
已复制链接
快去分享给好友吧!
我知道了
×
扫码分享
扫码分享
Book学术官方微信
Book学术文献互助
Book学术文献互助群
群 号:481959085
Book学术
文献互助 智能选刊 最新文献 互助须知 联系我们:info@booksci.cn
Book学术提供免费学术资源搜索服务,方便国内外学者检索中英文文献。致力于提供最便捷和优质的服务体验。
Copyright © 2023 Book学术 All rights reserved.
ghs 京公网安备 11010802042870号 京ICP备2023020795号-1