A comparative study of clock distribution approaches for WSI

N. Nigam, C. Keezer
{"title":"A comparative study of clock distribution approaches for WSI","authors":"N. Nigam, C. Keezer","doi":"10.1109/ICWSI.1993.255254","DOIUrl":null,"url":null,"abstract":"Five different designs for a hypothetical five-inch wafer with an array of 8*8 cells are presented. The networks are simulated using HSPICE for comparison of power dissipation, delay, and skew. It is found that the large physical dimensions of a wafer scale system require that the signal interconnections be treated as transmission lines with finite delays in order to provide an accurate simulation of the signal wave shapes and timing. When clock distributions networks are compared, it is found that for a given power budget a tradeoff between delay and skew can be made. If a total power budget is established for the clock distribution network, then the five methods can be compared as to signal propagation delays and skew.<<ETX>>","PeriodicalId":377227,"journal":{"name":"1993 Proceedings Fifth Annual IEEE International Conference on Wafer Scale Integration","volume":"1 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"1993-01-20","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"9","resultStr":null,"platform":"Semanticscholar","paperid":null,"PeriodicalName":"1993 Proceedings Fifth Annual IEEE International Conference on Wafer Scale Integration","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/ICWSI.1993.255254","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 9

Abstract

Five different designs for a hypothetical five-inch wafer with an array of 8*8 cells are presented. The networks are simulated using HSPICE for comparison of power dissipation, delay, and skew. It is found that the large physical dimensions of a wafer scale system require that the signal interconnections be treated as transmission lines with finite delays in order to provide an accurate simulation of the signal wave shapes and timing. When clock distributions networks are compared, it is found that for a given power budget a tradeoff between delay and skew can be made. If a total power budget is established for the clock distribution network, then the five methods can be compared as to signal propagation delays and skew.<>
查看原文
分享 分享
微信好友 朋友圈 QQ好友 复制链接
本刊更多论文
WSI时钟分布方法的比较研究
本文提出了5英寸晶圆的5 × 8单元阵列的5种不同设计。利用HSPICE对网络进行了仿真,比较了网络的功耗、时延和偏度。研究发现,晶圆级系统的大物理尺寸要求将信号互连视为具有有限延迟的传输线,以便提供信号波形和时序的精确模拟。当对时钟分布网络进行比较时,发现对于给定的功率预算,可以在延迟和倾斜之间进行权衡。如果建立了时钟分配网络的总功率预算,则可以比较五种方法的信号传播延迟和偏度。
本文章由计算机程序翻译,如有差异,请以英文原文为准。
求助全文
约1分钟内获得全文 去求助
来源期刊
自引率
0.00%
发文量
0
期刊最新文献
Testing constant-geometry FFT arrays for wafer scale integration Use of high dielectric constant insulators for bypass capacitance in WSI and wafer scale hybrid multichip modules 3D wafer stack neurocomputing Algorithmic bus and circuit layout for wafer-scale integration and multichip modules Effect of communication delay on gracefully degradable WSI processor array performance
×
引用
GB/T 7714-2015
复制
MLA
复制
APA
复制
导出至
BibTeX EndNote RefMan NoteFirst NoteExpress
×
×
提示
您的信息不完整,为了账户安全,请先补充。
现在去补充
×
提示
您因"违规操作"
具体请查看互助需知
我知道了
×
提示
现在去查看 取消
×
提示
确定
0
微信
客服QQ
Book学术公众号 扫码关注我们
反馈
×
意见反馈
请填写您的意见或建议
请填写您的手机或邮箱
已复制链接
已复制链接
快去分享给好友吧!
我知道了
×
扫码分享
扫码分享
Book学术官方微信
Book学术文献互助
Book学术文献互助群
群 号:481959085
Book学术
文献互助 智能选刊 最新文献 互助须知 联系我们:info@booksci.cn
Book学术提供免费学术资源搜索服务,方便国内外学者检索中英文文献。致力于提供最便捷和优质的服务体验。
Copyright © 2023 Book学术 All rights reserved.
ghs 京公网安备 11010802042870号 京ICP备2023020795号-1