Assessment of Transistor Aging Models in a 28nm CMOS Technology at a Wide Range of Stress Conditions

D. Sangani, J. Diaz-Fortuny, E. Bury, B. Kaczer, G. Gielen
{"title":"Assessment of Transistor Aging Models in a 28nm CMOS Technology at a Wide Range of Stress Conditions","authors":"D. Sangani, J. Diaz-Fortuny, E. Bury, B. Kaczer, G. Gielen","doi":"10.1109/IIRW56459.2022.10032756","DOIUrl":null,"url":null,"abstract":"Increasing reliability concerns in advanced technologies have created a significant demand for circuit aging simulation capabilities, so that potential reliability problems can be identified and mitigated pre-production. Recognizing this need, foundries have started to provide aging models with their technology Physical Design Kits (PDK’s). In this work, we present an overview of the aging models and the aging simulation methodology in the PDK of a commercial 28nm bulk technology. The unique features of this work are as follows : (i) comparison of aging model simulations with device-level measurement data obtained at a wide range of {Vgs,Vds} conditions, and (ii) comparison of aging model simulations with circuit-level measurement data. Device- and circuit-level data are then correlated, discrepancies are identified and advantages and pitfalls of these models are highlighted.","PeriodicalId":446436,"journal":{"name":"2022 IEEE International Integrated Reliability Workshop (IIRW)","volume":"41 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"2022-10-09","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"3","resultStr":null,"platform":"Semanticscholar","paperid":null,"PeriodicalName":"2022 IEEE International Integrated Reliability Workshop (IIRW)","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/IIRW56459.2022.10032756","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 3

Abstract

Increasing reliability concerns in advanced technologies have created a significant demand for circuit aging simulation capabilities, so that potential reliability problems can be identified and mitigated pre-production. Recognizing this need, foundries have started to provide aging models with their technology Physical Design Kits (PDK’s). In this work, we present an overview of the aging models and the aging simulation methodology in the PDK of a commercial 28nm bulk technology. The unique features of this work are as follows : (i) comparison of aging model simulations with device-level measurement data obtained at a wide range of {Vgs,Vds} conditions, and (ii) comparison of aging model simulations with circuit-level measurement data. Device- and circuit-level data are then correlated, discrepancies are identified and advantages and pitfalls of these models are highlighted.
查看原文
分享 分享
微信好友 朋友圈 QQ好友 复制链接
本刊更多论文
大范围应力条件下28nm CMOS技术晶体管老化模型的评估
在先进技术中,越来越多的可靠性问题引起了对电路老化仿真能力的巨大需求,因此可以在生产前识别和缓解潜在的可靠性问题。认识到这一需求,代工厂已经开始提供老化的模型与他们的技术物理设计套件(PDK)。在这项工作中,我们提出了老化模型的概述和老化模拟方法的PDK的商业28纳米体技术。这项工作的独特之处在于:(i)将老化模型仿真与在广泛的{Vgs,Vds}条件下获得的设备级测量数据进行比较,以及(ii)将老化模型仿真与电路级测量数据进行比较。然后,将器件和电路级数据关联起来,确定差异,并强调这些模型的优点和缺陷。
本文章由计算机程序翻译,如有差异,请以英文原文为准。
求助全文
约1分钟内获得全文 去求助
来源期刊
自引率
0.00%
发文量
0
期刊最新文献
Summary of Tutorials Gate-to-drain/source overlap and asymmetry effects on hot-carrier generation Degradation mapping of IGZO TFTs Discussion Group II – Circuit Reliability Impact of Single Defects on NBTI and PBTI Recovery in SiO2 Transistors
×
引用
GB/T 7714-2015
复制
MLA
复制
APA
复制
导出至
BibTeX EndNote RefMan NoteFirst NoteExpress
×
×
提示
您的信息不完整,为了账户安全,请先补充。
现在去补充
×
提示
您因"违规操作"
具体请查看互助需知
我知道了
×
提示
现在去查看 取消
×
提示
确定
0
微信
客服QQ
Book学术公众号 扫码关注我们
反馈
×
意见反馈
请填写您的意见或建议
请填写您的手机或邮箱
已复制链接
已复制链接
快去分享给好友吧!
我知道了
×
扫码分享
扫码分享
Book学术官方微信
Book学术文献互助
Book学术文献互助群
群 号:481959085
Book学术
文献互助 智能选刊 最新文献 互助须知 联系我们:info@booksci.cn
Book学术提供免费学术资源搜索服务,方便国内外学者检索中英文文献。致力于提供最便捷和优质的服务体验。
Copyright © 2023 Book学术 All rights reserved.
ghs 京公网安备 11010802042870号 京ICP备2023020795号-1