D. Chang, Byonug Min, S. Veeraraghavan, M. Mendicino, T. Cooper, S. Egley, K. Cox
{"title":"Temperature dependent hysteretic propagation delay in FB SOI inverter chain","authors":"D. Chang, Byonug Min, S. Veeraraghavan, M. Mendicino, T. Cooper, S. Egley, K. Cox","doi":"10.1109/SOI.1999.819863","DOIUrl":null,"url":null,"abstract":"The CMOS gate delay on SOI depends on the switching history of floating-body transistors, which introduces uncertainty in predicting the performance of SOI-based circuits (Suh and Fossum, 1994; Shahidi et al., 1999). The main cause of the hysteretic delay is due to the transient variation of the body voltage during switching and the corresponding threshold voltage change. Since the capacitance coupling and generation/recombination currents determining the transient body-voltage are strong functions of temperature, the gate delay is also expected to show a significant temperature dependence. In the measurement of a 610-stage floating-body SOI CMOS open-ended inverter chain, we have observed that the hysteretic gate delay variation is worse at higher temperature for devices which showed pulse compression at room temperature. In this work, we have performed simulations to predict fast/slow gate delays for different SOI device structures versus temperature, and compared these results to measurements, thus illustrating the importance of accounting for temperature in history effects.","PeriodicalId":117832,"journal":{"name":"1999 IEEE International SOI Conference. Proceedings (Cat. No.99CH36345)","volume":"70 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"1999-10-04","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"4","resultStr":null,"platform":"Semanticscholar","paperid":null,"PeriodicalName":"1999 IEEE International SOI Conference. Proceedings (Cat. No.99CH36345)","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/SOI.1999.819863","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 4
Abstract
The CMOS gate delay on SOI depends on the switching history of floating-body transistors, which introduces uncertainty in predicting the performance of SOI-based circuits (Suh and Fossum, 1994; Shahidi et al., 1999). The main cause of the hysteretic delay is due to the transient variation of the body voltage during switching and the corresponding threshold voltage change. Since the capacitance coupling and generation/recombination currents determining the transient body-voltage are strong functions of temperature, the gate delay is also expected to show a significant temperature dependence. In the measurement of a 610-stage floating-body SOI CMOS open-ended inverter chain, we have observed that the hysteretic gate delay variation is worse at higher temperature for devices which showed pulse compression at room temperature. In this work, we have performed simulations to predict fast/slow gate delays for different SOI device structures versus temperature, and compared these results to measurements, thus illustrating the importance of accounting for temperature in history effects.