New trends in wafer level packaging

N. Sillon, D. Henry, J. Souriau, J. Brun, H. Boutry, S. Chéramy
{"title":"New trends in wafer level packaging","authors":"N. Sillon, D. Henry, J. Souriau, J. Brun, H. Boutry, S. Chéramy","doi":"10.1109/IITC.2009.5090390","DOIUrl":null,"url":null,"abstract":"We present in this paper the two generic integration schemes developed at Leti, aiming to address two opposite industrial needs. The first scheme, based on TSV free Via Belt technology, allows wafer level integration of highly heterogeneous systems taking into account different technologies, wafer and die sizes and mainly targets enduser companies looking for generic technologies. The second one, based on TSV WLP and active silicon interposer, mainly addresses the IDMs needs. Main technological bricks related to both schemes are presented and validated through specific demonstrators.","PeriodicalId":301012,"journal":{"name":"2009 IEEE International Interconnect Technology Conference","volume":"70 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"2009-06-01","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"6","resultStr":null,"platform":"Semanticscholar","paperid":null,"PeriodicalName":"2009 IEEE International Interconnect Technology Conference","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/IITC.2009.5090390","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 6

Abstract

We present in this paper the two generic integration schemes developed at Leti, aiming to address two opposite industrial needs. The first scheme, based on TSV free Via Belt technology, allows wafer level integration of highly heterogeneous systems taking into account different technologies, wafer and die sizes and mainly targets enduser companies looking for generic technologies. The second one, based on TSV WLP and active silicon interposer, mainly addresses the IDMs needs. Main technological bricks related to both schemes are presented and validated through specific demonstrators.
查看原文
分享 分享
微信好友 朋友圈 QQ好友 复制链接
本刊更多论文
晶圆级封装的新趋势
我们在本文中提出了两种通用的集成方案,旨在解决两种相反的工业需求。第一种方案基于无TSV的Via Belt技术,考虑到不同的技术、晶圆和模具尺寸,允许晶圆级高度异构系统的集成,主要针对寻求通用技术的最终用户公司。第二种是基于TSV WLP和有源硅中间体的集成电路,主要解决idm的需求。介绍了两种方案相关的主要技术模块,并通过具体的演示进行了验证。
本文章由计算机程序翻译,如有差异,请以英文原文为准。
求助全文
约1分钟内获得全文 去求助
来源期刊
自引率
0.00%
发文量
0
期刊最新文献
Development of porous silica ultra low-k films for 32 nm-node interconnects and beyond New multi-step UV curing process for porogen-based porous SiOC Thin low-k SiOC(N) dielectric / ruthenium stacked barrier technology Study of low resistance TSV using electroless plated copper and tungsten-alloy barrier Co-design of reliable signal and power interconnects in 3D stacked ICs
×
引用
GB/T 7714-2015
复制
MLA
复制
APA
复制
导出至
BibTeX EndNote RefMan NoteFirst NoteExpress
×
×
提示
您的信息不完整,为了账户安全,请先补充。
现在去补充
×
提示
您因"违规操作"
具体请查看互助需知
我知道了
×
提示
现在去查看 取消
×
提示
确定
0
微信
客服QQ
Book学术公众号 扫码关注我们
反馈
×
意见反馈
请填写您的意见或建议
请填写您的手机或邮箱
已复制链接
已复制链接
快去分享给好友吧!
我知道了
×
扫码分享
扫码分享
Book学术官方微信
Book学术文献互助
Book学术文献互助群
群 号:604180095
Book学术
文献互助 智能选刊 最新文献 互助须知 联系我们:info@booksci.cn
Book学术提供免费学术资源搜索服务,方便国内外学者检索中英文文献。致力于提供最便捷和优质的服务体验。
Copyright © 2023 Book学术 All rights reserved.
ghs 京公网安备 11010802042870号 京ICP备2023020795号-1