Linearity and noise evaluation based analysis of extended source heterojunction double gate tunnel FET

IF 2.7 Q2 PHYSICS, CONDENSED MATTER Micro and Nanostructures Pub Date : 2024-07-25 DOI:10.1016/j.micrna.2024.207939
{"title":"Linearity and noise evaluation based analysis of extended source heterojunction double gate tunnel FET","authors":"","doi":"10.1016/j.micrna.2024.207939","DOIUrl":null,"url":null,"abstract":"<div><p>This research work evaluates a performance analysis of heterostructure (SiGe/Si) double gate extended source Tunnel FET (Hetero-ES-TFET) to enhance the analog performance, linearity and noise performance. At the source-channel junction, a Hetero-ES-TFET's source is extended into the channel to increase point and line tunneling in the device. The Hetero-ES-TFET exhibits a high <em>I</em><sub><em>ON</em></sub><em>/I</em><sub><em>OFF</em></sub> of 3.57 × 10<sup>12</sup> and a maximum cut off frequency <em>f</em><sub><em>T</em></sub> of 54.19 GHz for optimization of device structural parameters. This analysis is conducted using a calibrated SILVACO, technology computer-aided design (TCAD) simulator. The proposed structure includes evaluation of linearity and noise performance characteristics. Furthermore, a linearity analysis as a figure of merit was conducted for the proposed device under study, including different parameters such as 3<sup>rd</sup> order intermodulation distortion point (IMD<sub>3</sub>), 3<sup>rd</sup> order intermodulation intercept point (IIP<sub>3</sub>), 2<sup>nd</sup> and 3<sup>rd</sup> order voltage intercept point (VIP<sub>2</sub> and VIP<sub>3</sub>). The proposed Hetero-ES-TFET has achieved an incredibly high ON current and low threshold voltage. The effect of increasing source width has been examined in this work while sub-threshold swing (SS) remains unchanged during the analysis. There is an improvement in threshold voltage and <em>I</em><sub><em>ON</em></sub><em>/I</em><sub><em>OFF</em></sub> value by using silicon-germanium (SiGe) as a source material.</p></div>","PeriodicalId":100923,"journal":{"name":"Micro and Nanostructures","volume":null,"pages":null},"PeriodicalIF":2.7000,"publicationDate":"2024-07-25","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"0","resultStr":null,"platform":"Semanticscholar","paperid":null,"PeriodicalName":"Micro and Nanostructures","FirstCategoryId":"1085","ListUrlMain":"https://www.sciencedirect.com/science/article/pii/S2773012324001882","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"Q2","JCRName":"PHYSICS, CONDENSED MATTER","Score":null,"Total":0}
引用次数: 0

Abstract

This research work evaluates a performance analysis of heterostructure (SiGe/Si) double gate extended source Tunnel FET (Hetero-ES-TFET) to enhance the analog performance, linearity and noise performance. At the source-channel junction, a Hetero-ES-TFET's source is extended into the channel to increase point and line tunneling in the device. The Hetero-ES-TFET exhibits a high ION/IOFF of 3.57 × 1012 and a maximum cut off frequency fT of 54.19 GHz for optimization of device structural parameters. This analysis is conducted using a calibrated SILVACO, technology computer-aided design (TCAD) simulator. The proposed structure includes evaluation of linearity and noise performance characteristics. Furthermore, a linearity analysis as a figure of merit was conducted for the proposed device under study, including different parameters such as 3rd order intermodulation distortion point (IMD3), 3rd order intermodulation intercept point (IIP3), 2nd and 3rd order voltage intercept point (VIP2 and VIP3). The proposed Hetero-ES-TFET has achieved an incredibly high ON current and low threshold voltage. The effect of increasing source width has been examined in this work while sub-threshold swing (SS) remains unchanged during the analysis. There is an improvement in threshold voltage and ION/IOFF value by using silicon-germanium (SiGe) as a source material.

查看原文
分享 分享
微信好友 朋友圈 QQ好友 复制链接
本刊更多论文
基于线性度和噪声评估的扩展源异质结双栅极隧道场效应晶体管分析
这项研究工作评估了异质结构(硅基/硅)双栅扩展源极隧道场效应晶体管(Hetero-ES-TFET)的性能分析,以提高模拟性能、线性度和噪声性能。在源极-沟道结点,Hetero-ES-TFET 的源极延伸到沟道中,以增加器件中的点隧道和线隧道。Hetero-ES-TFET 的 ION/IOFF 高达 3.57 × 1012,最大截止频率 fT 为 54.19 GHz,可用于优化器件结构参数。该分析使用校准过的 SILVACO 技术计算机辅助设计 (TCAD) 模拟器进行。建议的结构包括线性和噪声性能特征评估。此外,还对所研究的拟议器件进行了线性分析,包括三阶互调失真点(IMD3)、三阶互调截取点(IIP3)、二阶和三阶电压截取点(VIP2 和 VIP3)等不同参数。所提出的 Hetero-ES-TFET 实现了难以置信的高导通电流和低阈值电压。在分析过程中,在阈下摆值(SS)保持不变的情况下,本研究还考察了增加源极宽度的效果。使用硅锗(SiGe)作为源材料,阈值电压和 ION/IOFF 值都有所提高。
本文章由计算机程序翻译,如有差异,请以英文原文为准。
求助全文
约1分钟内获得全文 去求助
来源期刊
CiteScore
6.50
自引率
0.00%
发文量
0
期刊最新文献
Investigation of Optical Interconnects for nano-scale VLSI applications Enhancing TFET performance through gate length optimization and doping control in phosphorene nanoribbons A novel nanoscale FD-SOI MOSFET with energy barrier and heat-sink engineering for enhanced electric field uniformity First principles study of the electronic structure and Li-ion diffusion properties of co-doped LIFex-1MxPyNy-1O4 (M=Co/Mn, NS/Si) Li-ion battery cathode materials Metamaterial structure design based on genetic algorithm and phase change material GST for multispectral camouflage
×
引用
GB/T 7714-2015
复制
MLA
复制
APA
复制
导出至
BibTeX EndNote RefMan NoteFirst NoteExpress
×
×
提示
您的信息不完整,为了账户安全,请先补充。
现在去补充
×
提示
您因"违规操作"
具体请查看互助需知
我知道了
×
提示
现在去查看 取消
×
提示
确定
0
微信
客服QQ
Book学术公众号 扫码关注我们
反馈
×
意见反馈
请填写您的意见或建议
请填写您的手机或邮箱
已复制链接
已复制链接
快去分享给好友吧!
我知道了
×
扫码分享
扫码分享
Book学术官方微信
Book学术文献互助
Book学术文献互助群
群 号:481959085
Book学术
文献互助 智能选刊 最新文献 互助须知 联系我们:info@booksci.cn
Book学术提供免费学术资源搜索服务,方便国内外学者检索中英文文献。致力于提供最便捷和优质的服务体验。
Copyright © 2023 Book学术 All rights reserved.
ghs 京公网安备 11010802042870号 京ICP备2023020795号-1