Comprehensive extensibility of 20nm low power/high performance technology platform featuring scalable high-k/metal gate planar transistors with reduced design corner

H. Fukutome, K. Cheon, J. P. Kim, J. Kim, J. Lee, S. Cha, U. Roh, S. Kwon, D. Sohn, S. Maeda
{"title":"Comprehensive extensibility of 20nm low power/high performance technology platform featuring scalable high-k/metal gate planar transistors with reduced design corner","authors":"H. Fukutome, K. Cheon, J. P. Kim, J. Kim, J. Lee, S. Cha, U. Roh, S. Kwon, D. Sohn, S. Maeda","doi":"10.1109/IEDM.2012.6478973","DOIUrl":null,"url":null,"abstract":"Extensibility of the high-k/metal gate (HK/MG) planar devices beyond 20nm node with high performance, low power consumption, less layout dependence and suppressed local variability were comprehensively studied among gate first (GF) and gate-last (GL) schemes for the first time. We demonstrated the N-/PFET drive current (Idsat) of 1.45/1.3 mA/μm with the off-leakage current (Ioff) of 100 nA/μm for the Vdd of 0.9V by scaling down the gate width (Wg) of GL-HK/MG devices to 60nm. Key layout dependence of the PFET with embedded SiGe source/drain (eSiGe) was improved by eSiGe interface engineering and scaling down the Wg with keeping the multiple threshold voltage (Vt) and improving the body-bias effect (BE). Moreover, we demonstrated reduction in the capacitance by conventional method even for such a scaled planar device. Finally, we achieved the sufficiently low Vt mismatch, which is required to reduce the design corner, by eSiGe interface engineering and reduction of interface states in the gate stack (Dit).","PeriodicalId":6376,"journal":{"name":"2012 International Electron Devices Meeting","volume":"1 1","pages":"3.5.1-3.5.4"},"PeriodicalIF":0.0000,"publicationDate":"2012-12-01","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"14","resultStr":null,"platform":"Semanticscholar","paperid":null,"PeriodicalName":"2012 International Electron Devices Meeting","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/IEDM.2012.6478973","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 14

Abstract

Extensibility of the high-k/metal gate (HK/MG) planar devices beyond 20nm node with high performance, low power consumption, less layout dependence and suppressed local variability were comprehensively studied among gate first (GF) and gate-last (GL) schemes for the first time. We demonstrated the N-/PFET drive current (Idsat) of 1.45/1.3 mA/μm with the off-leakage current (Ioff) of 100 nA/μm for the Vdd of 0.9V by scaling down the gate width (Wg) of GL-HK/MG devices to 60nm. Key layout dependence of the PFET with embedded SiGe source/drain (eSiGe) was improved by eSiGe interface engineering and scaling down the Wg with keeping the multiple threshold voltage (Vt) and improving the body-bias effect (BE). Moreover, we demonstrated reduction in the capacitance by conventional method even for such a scaled planar device. Finally, we achieved the sufficiently low Vt mismatch, which is required to reduce the design corner, by eSiGe interface engineering and reduction of interface states in the gate stack (Dit).
查看原文
分享 分享
微信好友 朋友圈 QQ好友 复制链接
本刊更多论文
全面可扩展性的20nm低功耗/高性能技术平台,具有可扩展的高k/金属栅极平面晶体管,减小了设计角
首次全面研究了高k/金属栅极(HK/MG)平面器件在20nm节点以上具有高性能、低功耗、较少布局依赖和抑制局部变异性的可扩展性,研究了栅极先(GF)和栅极后(GL)方案。我们通过将GL-HK/MG器件的栅极宽度(Wg)缩小到60nm,证明了在Vdd为0.9V时,N-/PFET驱动电流(Idsat)为1.45/1.3 mA/μm,关漏电流(Ioff)为100 nA/μm。采用eSiGe接口工程技术,通过保持多阈值电压(Vt)和改善体偏效应(BE)来减小Wg,改善了嵌入式SiGe源/漏极(eSiGe) fet的键布局依赖性。此外,我们证明了即使对于这样的缩放平面器件,用传统方法也可以减小电容。最后,我们通过eSiGe界面工程和减少栅极堆叠(Dit)中的界面状态,实现了足够低的Vt失配,这是减少设计角所需要的。
本文章由计算机程序翻译,如有差异,请以英文原文为准。
求助全文
约1分钟内获得全文 去求助
来源期刊
自引率
0.00%
发文量
0
期刊最新文献
On the degradation of field-plate assisted RESURF power devices Effective Schottky Barrier Height modulation using dielectric dipoles for source/drain specific contact resistivity improvement Study of piezoresistive properties of advanced CMOS transistors: Thin film SOI, SiGe/SOI, unstrained and strained Tri-Gate Nanowires Design and performance of pseudo-spin-MOSFETs using nano-CMOS devices MOSFET performance and scalability enhancement by insertion of oxygen layers
×
引用
GB/T 7714-2015
复制
MLA
复制
APA
复制
导出至
BibTeX EndNote RefMan NoteFirst NoteExpress
×
×
提示
您的信息不完整,为了账户安全,请先补充。
现在去补充
×
提示
您因"违规操作"
具体请查看互助需知
我知道了
×
提示
现在去查看 取消
×
提示
确定
0
微信
客服QQ
Book学术公众号 扫码关注我们
反馈
×
意见反馈
请填写您的意见或建议
请填写您的手机或邮箱
已复制链接
已复制链接
快去分享给好友吧!
我知道了
×
扫码分享
扫码分享
Book学术官方微信
Book学术文献互助
Book学术文献互助群
群 号:481959085
Book学术
文献互助 智能选刊 最新文献 互助须知 联系我们:info@booksci.cn
Book学术提供免费学术资源搜索服务,方便国内外学者检索中英文文献。致力于提供最便捷和优质的服务体验。
Copyright © 2023 Book学术 All rights reserved.
ghs 京公网安备 11010802042870号 京ICP备2023020795号-1