{"title":"用于12位流水线逐次逼近寄存器(SAR) ADC的低功耗动态比较器","authors":"D. Shylu, S. Jasmine, D. Moni","doi":"10.1109/ICDCSYST.2018.8605130","DOIUrl":null,"url":null,"abstract":"210MS/s 12-bit pipelined SAR ADC that can be used for mobile applications consists of various components that can reduce the precision and the power consumption of the device. It has been identified that the main component that causes a high power consumption in the circuit design is the dynamic comparator. The proposed design of the dynamic comparator shows a double tail dynamic comparator with an output buffer, which creates an impedance that can reduce the power consumption of the circuit considerably. The maximum power consumption of the comparator used is measured to be 402.3pW.","PeriodicalId":175583,"journal":{"name":"2018 4th International Conference on Devices, Circuits and Systems (ICDCS)","volume":" 8","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"2018-03-16","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"5","resultStr":"{\"title\":\"A Low Power Dynamic Comparator For A 12-Bit Pipelined Successive Approximation Register (SAR) ADC\",\"authors\":\"D. Shylu, S. Jasmine, D. Moni\",\"doi\":\"10.1109/ICDCSYST.2018.8605130\",\"DOIUrl\":null,\"url\":null,\"abstract\":\"210MS/s 12-bit pipelined SAR ADC that can be used for mobile applications consists of various components that can reduce the precision and the power consumption of the device. It has been identified that the main component that causes a high power consumption in the circuit design is the dynamic comparator. The proposed design of the dynamic comparator shows a double tail dynamic comparator with an output buffer, which creates an impedance that can reduce the power consumption of the circuit considerably. The maximum power consumption of the comparator used is measured to be 402.3pW.\",\"PeriodicalId\":175583,\"journal\":{\"name\":\"2018 4th International Conference on Devices, Circuits and Systems (ICDCS)\",\"volume\":\" 8\",\"pages\":\"0\"},\"PeriodicalIF\":0.0000,\"publicationDate\":\"2018-03-16\",\"publicationTypes\":\"Journal Article\",\"fieldsOfStudy\":null,\"isOpenAccess\":false,\"openAccessPdf\":\"\",\"citationCount\":\"5\",\"resultStr\":null,\"platform\":\"Semanticscholar\",\"paperid\":null,\"PeriodicalName\":\"2018 4th International Conference on Devices, Circuits and Systems (ICDCS)\",\"FirstCategoryId\":\"1085\",\"ListUrlMain\":\"https://doi.org/10.1109/ICDCSYST.2018.8605130\",\"RegionNum\":0,\"RegionCategory\":null,\"ArticlePicture\":[],\"TitleCN\":null,\"AbstractTextCN\":null,\"PMCID\":null,\"EPubDate\":\"\",\"PubModel\":\"\",\"JCR\":\"\",\"JCRName\":\"\",\"Score\":null,\"Total\":0}","platform":"Semanticscholar","paperid":null,"PeriodicalName":"2018 4th International Conference on Devices, Circuits and Systems (ICDCS)","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/ICDCSYST.2018.8605130","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
A Low Power Dynamic Comparator For A 12-Bit Pipelined Successive Approximation Register (SAR) ADC
210MS/s 12-bit pipelined SAR ADC that can be used for mobile applications consists of various components that can reduce the precision and the power consumption of the device. It has been identified that the main component that causes a high power consumption in the circuit design is the dynamic comparator. The proposed design of the dynamic comparator shows a double tail dynamic comparator with an output buffer, which creates an impedance that can reduce the power consumption of the circuit considerably. The maximum power consumption of the comparator used is measured to be 402.3pW.