FO-WLCSP的迹线布局设计

Yih-Ting Shen, Yu-Hsiang Liu, K. Chiang
{"title":"FO-WLCSP的迹线布局设计","authors":"Yih-Ting Shen, Yu-Hsiang Liu, K. Chiang","doi":"10.23919/ICEP.2019.8733539","DOIUrl":null,"url":null,"abstract":"Establishing a stress buffer layer under a solder ball is an effective method to improve the reliability of solder balls. However, large deformation of the stress buffer layer leads to a decrease in trace line reliability. In this study, we discussed the trace line reliability of FO-WLCSP structures after thermal cycling tests. We use three-dimensional finite element methods to analyze trace line reliability and the simulation process has been validated. This study designed and discussed many different wiring patterns. Simulation results show that stress and strain are mainly concentrated in the via, chip/filler interface and pad junction. In addition, the study also discussed the effect of delamination on trace line reliability. The simulation results show that the longer and deeper delamination along the interface boundary of the chip and molding compound, the worse the reliability of the trace line.","PeriodicalId":213025,"journal":{"name":"2019 International Conference on Electronics Packaging (ICEP)","volume":null,"pages":null},"PeriodicalIF":0.0000,"publicationDate":"2019-04-01","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"0","resultStr":"{\"title\":\"Trace line Layout Design of FO-WLCSP\",\"authors\":\"Yih-Ting Shen, Yu-Hsiang Liu, K. Chiang\",\"doi\":\"10.23919/ICEP.2019.8733539\",\"DOIUrl\":null,\"url\":null,\"abstract\":\"Establishing a stress buffer layer under a solder ball is an effective method to improve the reliability of solder balls. However, large deformation of the stress buffer layer leads to a decrease in trace line reliability. In this study, we discussed the trace line reliability of FO-WLCSP structures after thermal cycling tests. We use three-dimensional finite element methods to analyze trace line reliability and the simulation process has been validated. This study designed and discussed many different wiring patterns. Simulation results show that stress and strain are mainly concentrated in the via, chip/filler interface and pad junction. In addition, the study also discussed the effect of delamination on trace line reliability. The simulation results show that the longer and deeper delamination along the interface boundary of the chip and molding compound, the worse the reliability of the trace line.\",\"PeriodicalId\":213025,\"journal\":{\"name\":\"2019 International Conference on Electronics Packaging (ICEP)\",\"volume\":null,\"pages\":null},\"PeriodicalIF\":0.0000,\"publicationDate\":\"2019-04-01\",\"publicationTypes\":\"Journal Article\",\"fieldsOfStudy\":null,\"isOpenAccess\":false,\"openAccessPdf\":\"\",\"citationCount\":\"0\",\"resultStr\":null,\"platform\":\"Semanticscholar\",\"paperid\":null,\"PeriodicalName\":\"2019 International Conference on Electronics Packaging (ICEP)\",\"FirstCategoryId\":\"1085\",\"ListUrlMain\":\"https://doi.org/10.23919/ICEP.2019.8733539\",\"RegionNum\":0,\"RegionCategory\":null,\"ArticlePicture\":[],\"TitleCN\":null,\"AbstractTextCN\":null,\"PMCID\":null,\"EPubDate\":\"\",\"PubModel\":\"\",\"JCR\":\"\",\"JCRName\":\"\",\"Score\":null,\"Total\":0}","platform":"Semanticscholar","paperid":null,"PeriodicalName":"2019 International Conference on Electronics Packaging (ICEP)","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.23919/ICEP.2019.8733539","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 0

摘要

在焊锡球下建立应力缓冲层是提高焊锡球可靠性的有效方法。然而,应力缓冲层的大变形导致轨迹线可靠性降低。在本研究中,我们讨论了FO-WLCSP结构在热循环试验后的迹线可靠性。采用三维有限元方法对轨迹线可靠性进行了分析,仿真过程得到了验证。本研究设计并讨论了许多不同的布线模式。仿真结果表明,应力和应变主要集中在通孔、芯片/填料界面和焊盘交界处。此外,研究还讨论了分层对线路可靠性的影响。仿真结果表明,沿晶片与成型料界面边界的分层越长、越深,迹线可靠性越差。
本文章由计算机程序翻译,如有差异,请以英文原文为准。
查看原文
分享 分享
微信好友 朋友圈 QQ好友 复制链接
本刊更多论文
Trace line Layout Design of FO-WLCSP
Establishing a stress buffer layer under a solder ball is an effective method to improve the reliability of solder balls. However, large deformation of the stress buffer layer leads to a decrease in trace line reliability. In this study, we discussed the trace line reliability of FO-WLCSP structures after thermal cycling tests. We use three-dimensional finite element methods to analyze trace line reliability and the simulation process has been validated. This study designed and discussed many different wiring patterns. Simulation results show that stress and strain are mainly concentrated in the via, chip/filler interface and pad junction. In addition, the study also discussed the effect of delamination on trace line reliability. The simulation results show that the longer and deeper delamination along the interface boundary of the chip and molding compound, the worse the reliability of the trace line.
求助全文
通过发布文献求助,成功后即可免费获取论文全文。 去求助
来源期刊
自引率
0.00%
发文量
0
期刊最新文献
From Package to System Thermal Characterization and Design of High Power 2.5-D IC Warpage and Simulation Analysis of Panel Level FO-WLCSP Using Equivalent CTE Room-temperature printing of CNTs-based flexible TFTs with high performance Optimization of Ag-Ag Direct Bonding for Wafer-Level Power Electronics Packaging via Design of Experiments A novel TLP bonding based on sub-micron Ga particles
×
引用
GB/T 7714-2015
复制
MLA
复制
APA
复制
导出至
BibTeX EndNote RefMan NoteFirst NoteExpress
×
×
提示
您的信息不完整,为了账户安全,请先补充。
现在去补充
×
提示
您因"违规操作"
具体请查看互助需知
我知道了
×
提示
现在去查看 取消
×
提示
确定
0
微信
客服QQ
Book学术公众号 扫码关注我们
反馈
×
意见反馈
请填写您的意见或建议
请填写您的手机或邮箱
已复制链接
已复制链接
快去分享给好友吧!
我知道了
×
扫码分享
扫码分享
Book学术官方微信
Book学术文献互助
Book学术文献互助群
群 号:481959085
Book学术
文献互助 智能选刊 最新文献 互助须知 联系我们:info@booksci.cn
Book学术提供免费学术资源搜索服务,方便国内外学者检索中英文文献。致力于提供最便捷和优质的服务体验。
Copyright © 2023 Book学术 All rights reserved.
ghs 京公网安备 11010802042870号 京ICP备2023020795号-1