T9转发器:标准测试技术应用的一个实际例子

Graham Frearson
{"title":"T9转发器:标准测试技术应用的一个实际例子","authors":"Graham Frearson","doi":"10.1109/DFTVS.1993.595806","DOIUrl":null,"url":null,"abstract":"The authors outline a practical approach adopted to integrated current design-for-test methodologies into a VLSI chip containing several processing elements and embedded RAM. It is shown that optimizing design styles to suit the applications has resulted in the need for more than one test strategy. Global design rules concerning clocking and reset to allow scan and behavioral test are discussed. Using the T9000 virtual channel processor as an example, the integration of some of these techniques is explained.","PeriodicalId":213798,"journal":{"name":"Proceedings of 1993 IEEE International Workshop on Defect and Fault Tolerance in VLSI Systems","volume":"88 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"1993-10-27","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"0","resultStr":"{\"title\":\"The T9 transputer: A practical example of the application of standard test techniques\",\"authors\":\"Graham Frearson\",\"doi\":\"10.1109/DFTVS.1993.595806\",\"DOIUrl\":null,\"url\":null,\"abstract\":\"The authors outline a practical approach adopted to integrated current design-for-test methodologies into a VLSI chip containing several processing elements and embedded RAM. It is shown that optimizing design styles to suit the applications has resulted in the need for more than one test strategy. Global design rules concerning clocking and reset to allow scan and behavioral test are discussed. Using the T9000 virtual channel processor as an example, the integration of some of these techniques is explained.\",\"PeriodicalId\":213798,\"journal\":{\"name\":\"Proceedings of 1993 IEEE International Workshop on Defect and Fault Tolerance in VLSI Systems\",\"volume\":\"88 1\",\"pages\":\"0\"},\"PeriodicalIF\":0.0000,\"publicationDate\":\"1993-10-27\",\"publicationTypes\":\"Journal Article\",\"fieldsOfStudy\":null,\"isOpenAccess\":false,\"openAccessPdf\":\"\",\"citationCount\":\"0\",\"resultStr\":null,\"platform\":\"Semanticscholar\",\"paperid\":null,\"PeriodicalName\":\"Proceedings of 1993 IEEE International Workshop on Defect and Fault Tolerance in VLSI Systems\",\"FirstCategoryId\":\"1085\",\"ListUrlMain\":\"https://doi.org/10.1109/DFTVS.1993.595806\",\"RegionNum\":0,\"RegionCategory\":null,\"ArticlePicture\":[],\"TitleCN\":null,\"AbstractTextCN\":null,\"PMCID\":null,\"EPubDate\":\"\",\"PubModel\":\"\",\"JCR\":\"\",\"JCRName\":\"\",\"Score\":null,\"Total\":0}","platform":"Semanticscholar","paperid":null,"PeriodicalName":"Proceedings of 1993 IEEE International Workshop on Defect and Fault Tolerance in VLSI Systems","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/DFTVS.1993.595806","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 0

摘要

作者概述了一种实用的方法,采用集成当前的设计测试方法到一个超大规模集成电路芯片包含几个处理元件和嵌入式RAM。结果表明,优化设计风格以适应应用程序导致需要多个测试策略。讨论了有关时钟和重置的全局设计规则,以允许扫描和行为测试。以T9000虚拟通道处理器为例,说明了其中一些技术的集成。
本文章由计算机程序翻译,如有差异,请以英文原文为准。
查看原文
分享 分享
微信好友 朋友圈 QQ好友 复制链接
本刊更多论文
The T9 transputer: A practical example of the application of standard test techniques
The authors outline a practical approach adopted to integrated current design-for-test methodologies into a VLSI chip containing several processing elements and embedded RAM. It is shown that optimizing design styles to suit the applications has resulted in the need for more than one test strategy. Global design rules concerning clocking and reset to allow scan and behavioral test are discussed. Using the T9000 virtual channel processor as an example, the integration of some of these techniques is explained.
求助全文
通过发布文献求助,成功后即可免费获取论文全文。 去求助
来源期刊
自引率
0.00%
发文量
0
期刊最新文献
The T9 transputer: A practical example of the application of standard test techniques Fault detection in sequential circuits through functional testing A highly testable 1-out-of-3 CMOS checker System level policies for fault tolerance issues in the FERMI project Topological optimization of PLAs for yield enhancement
×
引用
GB/T 7714-2015
复制
MLA
复制
APA
复制
导出至
BibTeX EndNote RefMan NoteFirst NoteExpress
×
×
提示
您的信息不完整,为了账户安全,请先补充。
现在去补充
×
提示
您因"违规操作"
具体请查看互助需知
我知道了
×
提示
现在去查看 取消
×
提示
确定
0
微信
客服QQ
Book学术公众号 扫码关注我们
反馈
×
意见反馈
请填写您的意见或建议
请填写您的手机或邮箱
已复制链接
已复制链接
快去分享给好友吧!
我知道了
×
扫码分享
扫码分享
Book学术官方微信
Book学术文献互助
Book学术文献互助群
群 号:481959085
Book学术
文献互助 智能选刊 最新文献 互助须知 联系我们:info@booksci.cn
Book学术提供免费学术资源搜索服务,方便国内外学者检索中英文文献。致力于提供最便捷和优质的服务体验。
Copyright © 2023 Book学术 All rights reserved.
ghs 京公网安备 11010802042870号 京ICP备2023020795号-1