高性能65nm 2t嵌入式闪存,适用于高可靠性SOC应用

Sung-Rae Kim, K. Han, Kin-Sing Lee, Rophina Li, J. Wolfman, Tae-Hoon Kim, Patty Liu, Hyuk Kim, P. Lee, Yu Wang, Yingbo Jia, F. Dhaoui, F. Hawley, Huan-Chung Tseng
{"title":"高性能65nm 2t嵌入式闪存,适用于高可靠性SOC应用","authors":"Sung-Rae Kim, K. Han, Kin-Sing Lee, Rophina Li, J. Wolfman, Tae-Hoon Kim, Patty Liu, Hyuk Kim, P. Lee, Yu Wang, Yingbo Jia, F. Dhaoui, F. Hawley, Huan-Chung Tseng","doi":"10.1109/IMW.2010.5488403","DOIUrl":null,"url":null,"abstract":"High speed array architecture and cell optimization in the Uniform Channel Program and Erase (UCPE) floating gate 2 transistor (2T)-embedded flash cell (eFlash) are investigated. It is important to optimize select gate (SG) channel length from 2T-eFlash test array when CG flash device width/length and SG length are pre-determined by other constraints. SG-punch through (PT) driven Gate Disturb (GD) and Gate Induced Drain Leakage current (GIDL) driven GD must be simultaneously studied to determine the optimum CG and SG spacing. For the applications requiring thick tunnel oxide (10nm) such as automotive products, the conductivities of the Sector Select Gate (SSG) device and Control Gate (CG) flash device are critical for read performance. A double SSG scheme per sector and common metal source line architecture were introduced. In this paper, we report our investigation results to optimize 2T eFlash cell design and array architecture to achieve high performance eFlash operation without sacrificing reliability within the constraint of embedding a flash process in the 65nm standard logic process.","PeriodicalId":149628,"journal":{"name":"2010 IEEE International Memory Workshop","volume":"30 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"2010-05-16","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"7","resultStr":"{\"title\":\"High performance 65nm 2T-embedded Flash memory for high reliability SOC applications\",\"authors\":\"Sung-Rae Kim, K. Han, Kin-Sing Lee, Rophina Li, J. Wolfman, Tae-Hoon Kim, Patty Liu, Hyuk Kim, P. Lee, Yu Wang, Yingbo Jia, F. Dhaoui, F. Hawley, Huan-Chung Tseng\",\"doi\":\"10.1109/IMW.2010.5488403\",\"DOIUrl\":null,\"url\":null,\"abstract\":\"High speed array architecture and cell optimization in the Uniform Channel Program and Erase (UCPE) floating gate 2 transistor (2T)-embedded flash cell (eFlash) are investigated. It is important to optimize select gate (SG) channel length from 2T-eFlash test array when CG flash device width/length and SG length are pre-determined by other constraints. SG-punch through (PT) driven Gate Disturb (GD) and Gate Induced Drain Leakage current (GIDL) driven GD must be simultaneously studied to determine the optimum CG and SG spacing. For the applications requiring thick tunnel oxide (10nm) such as automotive products, the conductivities of the Sector Select Gate (SSG) device and Control Gate (CG) flash device are critical for read performance. A double SSG scheme per sector and common metal source line architecture were introduced. In this paper, we report our investigation results to optimize 2T eFlash cell design and array architecture to achieve high performance eFlash operation without sacrificing reliability within the constraint of embedding a flash process in the 65nm standard logic process.\",\"PeriodicalId\":149628,\"journal\":{\"name\":\"2010 IEEE International Memory Workshop\",\"volume\":\"30 1\",\"pages\":\"0\"},\"PeriodicalIF\":0.0000,\"publicationDate\":\"2010-05-16\",\"publicationTypes\":\"Journal Article\",\"fieldsOfStudy\":null,\"isOpenAccess\":false,\"openAccessPdf\":\"\",\"citationCount\":\"7\",\"resultStr\":null,\"platform\":\"Semanticscholar\",\"paperid\":null,\"PeriodicalName\":\"2010 IEEE International Memory Workshop\",\"FirstCategoryId\":\"1085\",\"ListUrlMain\":\"https://doi.org/10.1109/IMW.2010.5488403\",\"RegionNum\":0,\"RegionCategory\":null,\"ArticlePicture\":[],\"TitleCN\":null,\"AbstractTextCN\":null,\"PMCID\":null,\"EPubDate\":\"\",\"PubModel\":\"\",\"JCR\":\"\",\"JCRName\":\"\",\"Score\":null,\"Total\":0}","platform":"Semanticscholar","paperid":null,"PeriodicalName":"2010 IEEE International Memory Workshop","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/IMW.2010.5488403","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 7

摘要

研究了均匀通道程序和可擦除(UCPE)浮栅2晶体管(2T)嵌入式闪存单元(eFlash)中的高速阵列结构和单元优化。当CG flash器件宽度/长度和SG长度由其他约束条件预先确定时,从2T-eFlash测试阵列中优化选择门(SG)通道长度非常重要。必须同时研究SG冲通(PT)驱动的栅极扰动(GD)和栅极感应漏极电流(GIDL)驱动的GD,以确定最佳的CG和SG间距。对于需要厚隧道氧化物(10nm)的应用,如汽车产品,扇区选择门(SSG)器件和控制门(CG)闪存器件的电导率对读取性能至关重要。介绍了双扇区SSG方案和共金属源线结构。在本文中,我们报告了我们的研究结果,以优化2T eFlash单元设计和阵列架构,在不牺牲可靠性的前提下,在65nm标准逻辑工艺中嵌入flash工艺的约束下,实现高性能的eFlash操作。
本文章由计算机程序翻译,如有差异,请以英文原文为准。
查看原文
分享 分享
微信好友 朋友圈 QQ好友 复制链接
本刊更多论文
High performance 65nm 2T-embedded Flash memory for high reliability SOC applications
High speed array architecture and cell optimization in the Uniform Channel Program and Erase (UCPE) floating gate 2 transistor (2T)-embedded flash cell (eFlash) are investigated. It is important to optimize select gate (SG) channel length from 2T-eFlash test array when CG flash device width/length and SG length are pre-determined by other constraints. SG-punch through (PT) driven Gate Disturb (GD) and Gate Induced Drain Leakage current (GIDL) driven GD must be simultaneously studied to determine the optimum CG and SG spacing. For the applications requiring thick tunnel oxide (10nm) such as automotive products, the conductivities of the Sector Select Gate (SSG) device and Control Gate (CG) flash device are critical for read performance. A double SSG scheme per sector and common metal source line architecture were introduced. In this paper, we report our investigation results to optimize 2T eFlash cell design and array architecture to achieve high performance eFlash operation without sacrificing reliability within the constraint of embedding a flash process in the 65nm standard logic process.
求助全文
通过发布文献求助,成功后即可免费获取论文全文。 去求助
来源期刊
自引率
0.00%
发文量
0
期刊最新文献
Experimental characterization of SET seasoning on Phase Change Memory arrays Flexible and transparent ReRAM with GZO-memory-layer and GZO-electrodes on large PEN sheet NBTI stress relaxation design for scaling high-voltage transistors in NAND Flash memories Exploration of rare earth materials for future interpoly dielectric replacement in Flash memory devices Technology challenges for deep-nano semiconductor
×
引用
GB/T 7714-2015
复制
MLA
复制
APA
复制
导出至
BibTeX EndNote RefMan NoteFirst NoteExpress
×
×
提示
您的信息不完整,为了账户安全,请先补充。
现在去补充
×
提示
您因"违规操作"
具体请查看互助需知
我知道了
×
提示
现在去查看 取消
×
提示
确定
0
微信
客服QQ
Book学术公众号 扫码关注我们
反馈
×
意见反馈
请填写您的意见或建议
请填写您的手机或邮箱
已复制链接
已复制链接
快去分享给好友吧!
我知道了
×
扫码分享
扫码分享
Book学术官方微信
Book学术文献互助
Book学术文献互助群
群 号:481959085
Book学术
文献互助 智能选刊 最新文献 互助须知 联系我们:info@booksci.cn
Book学术提供免费学术资源搜索服务,方便国内外学者检索中英文文献。致力于提供最便捷和优质的服务体验。
Copyright © 2023 Book学术 All rights reserved.
ghs 京公网安备 11010802042870号 京ICP备2023020795号-1