17.3采用双分裂控制辅助方案,VMIN提高280mV的28nm 256kb 6T-SRAM

Meng-Fan Chang, Chien-Fu Chen, Ting-Hao Chang, C. Shuai, Yen-Yao Wang, H. Yamauchi
{"title":"17.3采用双分裂控制辅助方案,VMIN提高280mV的28nm 256kb 6T-SRAM","authors":"Meng-Fan Chang, Chien-Fu Chen, Ting-Hao Chang, C. Shuai, Yen-Yao Wang, H. Yamauchi","doi":"10.1109/ISSCC.2015.7063052","DOIUrl":null,"url":null,"abstract":"Intelligent wearable devices and the Internet of things (IoT) require on-chip SRAM macros with (1) compact area to reduce costs; (2) single supply voltage (VDD) and low minimum VDD (VDDmin) to reduce power consumption; and (3) sufficient speed to facilitate real-time computing. 6T SRAM is compact, but suffers write failure and half-select (HS) disturbance in read/write cycles at low VDD. Previous studies have sought to improve the write margin (WM)of SRAMs by (a) lowering the cell-VDD (CVDD) voltage (=VDD-ΔVcVVD) [1]-[3] (CVDD-D) at the expense of degradation in cell stability (static noise margin, SNM) for CVDD-HS cells; or (b) using negative-bitline (NBL) voltage (=VSS-VNBL) [1,4-6] for cross-point assist at the expense of increased area and power overhead due to the inclusion of pumping capacitors (CNBL). Wordline (WL) voltage under-drive (WLUD, VWL=VDD-VWLUD) is commonly used in 6T SRAMs [2-5] to improve HS/read SNM during read/write cycles; however, this tends to degrade WM and cell read current (ICELL), resulting in slower read/cycle speeds and necessitating an increase in ΔVCVDD or VNBL (CNBL). The maximum ΔVCVDD is limited by the hold SNM of CVDD-HS cells. Large CNBL results in large area and power overhead, particularly in macros with wide I/O and small amount of column-multiplexing (Y-mux). Thus, HS-SNM tradeoffs in lCELL and WM have not yet been solved for 6T cells, except by adding additional transistors (i.e., 8T to 10T).","PeriodicalId":188403,"journal":{"name":"2015 IEEE International Solid-State Circuits Conference - (ISSCC) Digest of Technical Papers","volume":"19 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"2015-03-19","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"23","resultStr":"{\"title\":\"17.3 A 28nm 256kb 6T-SRAM with 280mV improvement in VMIN using a dual-split-control assist scheme\",\"authors\":\"Meng-Fan Chang, Chien-Fu Chen, Ting-Hao Chang, C. Shuai, Yen-Yao Wang, H. Yamauchi\",\"doi\":\"10.1109/ISSCC.2015.7063052\",\"DOIUrl\":null,\"url\":null,\"abstract\":\"Intelligent wearable devices and the Internet of things (IoT) require on-chip SRAM macros with (1) compact area to reduce costs; (2) single supply voltage (VDD) and low minimum VDD (VDDmin) to reduce power consumption; and (3) sufficient speed to facilitate real-time computing. 6T SRAM is compact, but suffers write failure and half-select (HS) disturbance in read/write cycles at low VDD. Previous studies have sought to improve the write margin (WM)of SRAMs by (a) lowering the cell-VDD (CVDD) voltage (=VDD-ΔVcVVD) [1]-[3] (CVDD-D) at the expense of degradation in cell stability (static noise margin, SNM) for CVDD-HS cells; or (b) using negative-bitline (NBL) voltage (=VSS-VNBL) [1,4-6] for cross-point assist at the expense of increased area and power overhead due to the inclusion of pumping capacitors (CNBL). Wordline (WL) voltage under-drive (WLUD, VWL=VDD-VWLUD) is commonly used in 6T SRAMs [2-5] to improve HS/read SNM during read/write cycles; however, this tends to degrade WM and cell read current (ICELL), resulting in slower read/cycle speeds and necessitating an increase in ΔVCVDD or VNBL (CNBL). The maximum ΔVCVDD is limited by the hold SNM of CVDD-HS cells. Large CNBL results in large area and power overhead, particularly in macros with wide I/O and small amount of column-multiplexing (Y-mux). Thus, HS-SNM tradeoffs in lCELL and WM have not yet been solved for 6T cells, except by adding additional transistors (i.e., 8T to 10T).\",\"PeriodicalId\":188403,\"journal\":{\"name\":\"2015 IEEE International Solid-State Circuits Conference - (ISSCC) Digest of Technical Papers\",\"volume\":\"19 1\",\"pages\":\"0\"},\"PeriodicalIF\":0.0000,\"publicationDate\":\"2015-03-19\",\"publicationTypes\":\"Journal Article\",\"fieldsOfStudy\":null,\"isOpenAccess\":false,\"openAccessPdf\":\"\",\"citationCount\":\"23\",\"resultStr\":null,\"platform\":\"Semanticscholar\",\"paperid\":null,\"PeriodicalName\":\"2015 IEEE International Solid-State Circuits Conference - (ISSCC) Digest of Technical Papers\",\"FirstCategoryId\":\"1085\",\"ListUrlMain\":\"https://doi.org/10.1109/ISSCC.2015.7063052\",\"RegionNum\":0,\"RegionCategory\":null,\"ArticlePicture\":[],\"TitleCN\":null,\"AbstractTextCN\":null,\"PMCID\":null,\"EPubDate\":\"\",\"PubModel\":\"\",\"JCR\":\"\",\"JCRName\":\"\",\"Score\":null,\"Total\":0}","platform":"Semanticscholar","paperid":null,"PeriodicalName":"2015 IEEE International Solid-State Circuits Conference - (ISSCC) Digest of Technical Papers","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/ISSCC.2015.7063052","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 23

摘要

智能可穿戴设备和物联网(IoT)要求片上SRAM宏具有(1)紧凑的面积以降低成本;(2)单电源电压(VDD)和低最小VDD (VDDmin),降低功耗;(3)足够的速度,便于实时计算。6T SRAM结构紧凑,但在低VDD的读/写周期中存在写失败和半选择(HS)干扰。以前的研究试图通过(a)降低电池-VDD (CVDD)电压(=VDD-ΔVcVVD) [1]-[3] (CVDD- d)来提高sram的写裕度(WM),但代价是降低CVDD- hs电池的电池稳定性(静态噪声裕度,SNM);或(b)使用负位线(NBL)电压(=VSS-VNBL)[1,4-6]进行交叉点辅助,但由于包含泵送电容器(CNBL),因此增加了面积和功率开销。Wordline (WL)电压欠驱动(WLUD, VWL=VDD-VWLUD)常用于6T sram[2-5],以提高读写周期内的HS/read SNM;然而,这往往会降低WM和电池读取电流(ICELL),导致读取/周期速度变慢,并需要增加ΔVCVDD或VNBL (CNBL)。最大ΔVCVDD受cdd - hs细胞持有SNM的限制。大的CNBL会导致大的面积和功率开销,特别是在具有宽I/O和少量列复用(Y-mux)的宏中。因此,除了增加额外的晶体管(即8T到10T)之外,lCELL和WM中的HS-SNM权衡尚未解决6T电池。
本文章由计算机程序翻译,如有差异,请以英文原文为准。
查看原文
分享 分享
微信好友 朋友圈 QQ好友 复制链接
本刊更多论文
17.3 A 28nm 256kb 6T-SRAM with 280mV improvement in VMIN using a dual-split-control assist scheme
Intelligent wearable devices and the Internet of things (IoT) require on-chip SRAM macros with (1) compact area to reduce costs; (2) single supply voltage (VDD) and low minimum VDD (VDDmin) to reduce power consumption; and (3) sufficient speed to facilitate real-time computing. 6T SRAM is compact, but suffers write failure and half-select (HS) disturbance in read/write cycles at low VDD. Previous studies have sought to improve the write margin (WM)of SRAMs by (a) lowering the cell-VDD (CVDD) voltage (=VDD-ΔVcVVD) [1]-[3] (CVDD-D) at the expense of degradation in cell stability (static noise margin, SNM) for CVDD-HS cells; or (b) using negative-bitline (NBL) voltage (=VSS-VNBL) [1,4-6] for cross-point assist at the expense of increased area and power overhead due to the inclusion of pumping capacitors (CNBL). Wordline (WL) voltage under-drive (WLUD, VWL=VDD-VWLUD) is commonly used in 6T SRAMs [2-5] to improve HS/read SNM during read/write cycles; however, this tends to degrade WM and cell read current (ICELL), resulting in slower read/cycle speeds and necessitating an increase in ΔVCVDD or VNBL (CNBL). The maximum ΔVCVDD is limited by the hold SNM of CVDD-HS cells. Large CNBL results in large area and power overhead, particularly in macros with wide I/O and small amount of column-multiplexing (Y-mux). Thus, HS-SNM tradeoffs in lCELL and WM have not yet been solved for 6T cells, except by adding additional transistors (i.e., 8T to 10T).
求助全文
通过发布文献求助,成功后即可免费获取论文全文。 去求助
来源期刊
自引率
0.00%
发文量
0
期刊最新文献
F2: Memory trends: From big data to wearable devices 13.6 A 600μW Bluetooth low-energy front-end receiver in 0.13μm CMOS technology 22.8 A 24-to-35Gb/s x4 VCSEL driver IC with multi-rate referenceless CDR in 0.13um SiGe BiCMOS 14.8 A 0.009mm2 2.06mW 32-to-2000MHz 2nd-order ΔΣ analogous bang-bang digital PLL with feed-forward delay-locked and phase-locked operations in 14nm FinFET technology 25.7 A 2.4GHz 4mW inductorless RF synthesizer
×
引用
GB/T 7714-2015
复制
MLA
复制
APA
复制
导出至
BibTeX EndNote RefMan NoteFirst NoteExpress
×
×
提示
您的信息不完整,为了账户安全,请先补充。
现在去补充
×
提示
您因"违规操作"
具体请查看互助需知
我知道了
×
提示
现在去查看 取消
×
提示
确定
0
微信
客服QQ
Book学术公众号 扫码关注我们
反馈
×
意见反馈
请填写您的意见或建议
请填写您的手机或邮箱
已复制链接
已复制链接
快去分享给好友吧!
我知道了
×
扫码分享
扫码分享
Book学术官方微信
Book学术文献互助
Book学术文献互助群
群 号:481959085
Book学术
文献互助 智能选刊 最新文献 互助须知 联系我们:info@booksci.cn
Book学术提供免费学术资源搜索服务,方便国内外学者检索中英文文献。致力于提供最便捷和优质的服务体验。
Copyright © 2023 Book学术 All rights reserved.
ghs 京公网安备 11010802042870号 京ICP备2023020795号-1