{"title":"采用45nm SOI CMOS的32gbps 4×4无源交叉点开关","authors":"Donghyup Shin, Gabriel M. Rebeiz","doi":"10.1109/RFIC.2013.6569575","DOIUrl":null,"url":null,"abstract":"This paper presents a passive 4x4 cross-point switch in 45-nm SOI CMOS technology for LVDS systems with near-zero power consumption. The CMOS switch dimensions and layout structures are optimized using fullwave electromagnetic simulations for the highest 3-dB bandwidth in order to maximize the data-rate for digital signal transmission. Also, a novel series switch is used between the cells to enhance the bandwidth. The 4×4 switch matrix results in a measured 3-dB bandwidth of ~ 20 - 25 GHz (depending on the path) and an isolation > 40 dB at 26.5 GHz. The group delay variation is <; ±5 psec, and results in very low jitter as seen from eye measurements (<; 1.3 psec). Good eye-openings are obtained at 26 Gbps and up to 31.5 Gbps. The design is readily scalable to an 8×8 cross-point switch matrix.","PeriodicalId":203521,"journal":{"name":"2013 IEEE Radio Frequency Integrated Circuits Symposium (RFIC)","volume":"89 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"2013-06-02","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"1","resultStr":"{\"title\":\"A 32-Gbps 4×4 passive cross-point switch in 45-nm SOI CMOS\",\"authors\":\"Donghyup Shin, Gabriel M. Rebeiz\",\"doi\":\"10.1109/RFIC.2013.6569575\",\"DOIUrl\":null,\"url\":null,\"abstract\":\"This paper presents a passive 4x4 cross-point switch in 45-nm SOI CMOS technology for LVDS systems with near-zero power consumption. The CMOS switch dimensions and layout structures are optimized using fullwave electromagnetic simulations for the highest 3-dB bandwidth in order to maximize the data-rate for digital signal transmission. Also, a novel series switch is used between the cells to enhance the bandwidth. The 4×4 switch matrix results in a measured 3-dB bandwidth of ~ 20 - 25 GHz (depending on the path) and an isolation > 40 dB at 26.5 GHz. The group delay variation is <; ±5 psec, and results in very low jitter as seen from eye measurements (<; 1.3 psec). Good eye-openings are obtained at 26 Gbps and up to 31.5 Gbps. The design is readily scalable to an 8×8 cross-point switch matrix.\",\"PeriodicalId\":203521,\"journal\":{\"name\":\"2013 IEEE Radio Frequency Integrated Circuits Symposium (RFIC)\",\"volume\":\"89 1\",\"pages\":\"0\"},\"PeriodicalIF\":0.0000,\"publicationDate\":\"2013-06-02\",\"publicationTypes\":\"Journal Article\",\"fieldsOfStudy\":null,\"isOpenAccess\":false,\"openAccessPdf\":\"\",\"citationCount\":\"1\",\"resultStr\":null,\"platform\":\"Semanticscholar\",\"paperid\":null,\"PeriodicalName\":\"2013 IEEE Radio Frequency Integrated Circuits Symposium (RFIC)\",\"FirstCategoryId\":\"1085\",\"ListUrlMain\":\"https://doi.org/10.1109/RFIC.2013.6569575\",\"RegionNum\":0,\"RegionCategory\":null,\"ArticlePicture\":[],\"TitleCN\":null,\"AbstractTextCN\":null,\"PMCID\":null,\"EPubDate\":\"\",\"PubModel\":\"\",\"JCR\":\"\",\"JCRName\":\"\",\"Score\":null,\"Total\":0}","platform":"Semanticscholar","paperid":null,"PeriodicalName":"2013 IEEE Radio Frequency Integrated Circuits Symposium (RFIC)","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/RFIC.2013.6569575","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 1
摘要
本文提出了一种45nm SOI CMOS技术的无源4x4交叉点开关,用于LVDS系统,功耗接近于零。利用全波电磁模拟优化了CMOS开关的尺寸和布局结构,以达到最高3db带宽,从而最大限度地提高数字信号传输的数据速率。此外,在单元之间采用了一种新颖的串联开关来提高带宽。4×4开关矩阵导致测量到的3db带宽为~ 20 - 25ghz(取决于路径),在26.5 GHz时隔离度> 40db。群延迟变化<;±5 psec,并且从眼睛测量中看到非常低的抖动(<;1.3微微秒)。在26gbps和高达31.5 Gbps的速度下可以获得良好的睁眼。该设计很容易扩展到8×8交叉点开关矩阵。
A 32-Gbps 4×4 passive cross-point switch in 45-nm SOI CMOS
This paper presents a passive 4x4 cross-point switch in 45-nm SOI CMOS technology for LVDS systems with near-zero power consumption. The CMOS switch dimensions and layout structures are optimized using fullwave electromagnetic simulations for the highest 3-dB bandwidth in order to maximize the data-rate for digital signal transmission. Also, a novel series switch is used between the cells to enhance the bandwidth. The 4×4 switch matrix results in a measured 3-dB bandwidth of ~ 20 - 25 GHz (depending on the path) and an isolation > 40 dB at 26.5 GHz. The group delay variation is <; ±5 psec, and results in very low jitter as seen from eye measurements (<; 1.3 psec). Good eye-openings are obtained at 26 Gbps and up to 31.5 Gbps. The design is readily scalable to an 8×8 cross-point switch matrix.