300mm晶圆平台上65nm CMOS集成纳米ReRAM器件失效分析

Maximilian Liehr, Jubin Hazra, K. Beckmann, N. Cady
{"title":"300mm晶圆平台上65nm CMOS集成纳米ReRAM器件失效分析","authors":"Maximilian Liehr, Jubin Hazra, K. Beckmann, N. Cady","doi":"10.1109/IIRW56459.2022.10032747","DOIUrl":null,"url":null,"abstract":"Device failure can lead to operation instability and application performance degradation. To avoid this, restricting operational parameters can optimize long-term device reliability; however, to fully maximize device performance and capability a comprehensive failure analysis study is required. In this work we observed the regions of operation failure concerning current, voltage, and temperature stress on integrated CMOS/ReRAM memory cells. Voltage and current stresses were reported to show sharp device failure due to changes in conduction and energy mismatch, while temperature stress affected long-term device performance. This analysis will allow a greater grasp of parameter usage for future ReRAM based memory.","PeriodicalId":446436,"journal":{"name":"2022 IEEE International Integrated Reliability Workshop (IIRW)","volume":"4 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"2022-10-09","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"1","resultStr":"{\"title\":\"Failure Analysis of 65nm CMOS Integrated Nanoscale ReRAM Devices on a 300mm Wafer Platform\",\"authors\":\"Maximilian Liehr, Jubin Hazra, K. Beckmann, N. Cady\",\"doi\":\"10.1109/IIRW56459.2022.10032747\",\"DOIUrl\":null,\"url\":null,\"abstract\":\"Device failure can lead to operation instability and application performance degradation. To avoid this, restricting operational parameters can optimize long-term device reliability; however, to fully maximize device performance and capability a comprehensive failure analysis study is required. In this work we observed the regions of operation failure concerning current, voltage, and temperature stress on integrated CMOS/ReRAM memory cells. Voltage and current stresses were reported to show sharp device failure due to changes in conduction and energy mismatch, while temperature stress affected long-term device performance. This analysis will allow a greater grasp of parameter usage for future ReRAM based memory.\",\"PeriodicalId\":446436,\"journal\":{\"name\":\"2022 IEEE International Integrated Reliability Workshop (IIRW)\",\"volume\":\"4 1\",\"pages\":\"0\"},\"PeriodicalIF\":0.0000,\"publicationDate\":\"2022-10-09\",\"publicationTypes\":\"Journal Article\",\"fieldsOfStudy\":null,\"isOpenAccess\":false,\"openAccessPdf\":\"\",\"citationCount\":\"1\",\"resultStr\":null,\"platform\":\"Semanticscholar\",\"paperid\":null,\"PeriodicalName\":\"2022 IEEE International Integrated Reliability Workshop (IIRW)\",\"FirstCategoryId\":\"1085\",\"ListUrlMain\":\"https://doi.org/10.1109/IIRW56459.2022.10032747\",\"RegionNum\":0,\"RegionCategory\":null,\"ArticlePicture\":[],\"TitleCN\":null,\"AbstractTextCN\":null,\"PMCID\":null,\"EPubDate\":\"\",\"PubModel\":\"\",\"JCR\":\"\",\"JCRName\":\"\",\"Score\":null,\"Total\":0}","platform":"Semanticscholar","paperid":null,"PeriodicalName":"2022 IEEE International Integrated Reliability Workshop (IIRW)","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/IIRW56459.2022.10032747","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 1

摘要

设备故障可能导致运行不稳定和应用程序性能下降。为了避免这种情况,限制操作参数可以优化设备的长期可靠性;然而,为了最大限度地提高器件的性能和能力,需要进行全面的失效分析研究。在这项工作中,我们观察了集成CMOS/ReRAM存储单元在电流、电压和温度应力下的操作失效区域。据报道,电压和电流应力会由于传导和能量失配的变化而导致器件急剧失效,而温度应力会影响器件的长期性能。这种分析将允许更好地掌握未来基于ReRAM的内存的参数使用情况。
本文章由计算机程序翻译,如有差异,请以英文原文为准。
查看原文
分享 分享
微信好友 朋友圈 QQ好友 复制链接
本刊更多论文
Failure Analysis of 65nm CMOS Integrated Nanoscale ReRAM Devices on a 300mm Wafer Platform
Device failure can lead to operation instability and application performance degradation. To avoid this, restricting operational parameters can optimize long-term device reliability; however, to fully maximize device performance and capability a comprehensive failure analysis study is required. In this work we observed the regions of operation failure concerning current, voltage, and temperature stress on integrated CMOS/ReRAM memory cells. Voltage and current stresses were reported to show sharp device failure due to changes in conduction and energy mismatch, while temperature stress affected long-term device performance. This analysis will allow a greater grasp of parameter usage for future ReRAM based memory.
求助全文
通过发布文献求助,成功后即可免费获取论文全文。 去求助
来源期刊
自引率
0.00%
发文量
0
期刊最新文献
Summary of Tutorials Gate-to-drain/source overlap and asymmetry effects on hot-carrier generation Degradation mapping of IGZO TFTs Discussion Group II – Circuit Reliability Impact of Single Defects on NBTI and PBTI Recovery in SiO2 Transistors
×
引用
GB/T 7714-2015
复制
MLA
复制
APA
复制
导出至
BibTeX EndNote RefMan NoteFirst NoteExpress
×
×
提示
您的信息不完整,为了账户安全,请先补充。
现在去补充
×
提示
您因"违规操作"
具体请查看互助需知
我知道了
×
提示
现在去查看 取消
×
提示
确定
0
微信
客服QQ
Book学术公众号 扫码关注我们
反馈
×
意见反馈
请填写您的意见或建议
请填写您的手机或邮箱
已复制链接
已复制链接
快去分享给好友吧!
我知道了
×
扫码分享
扫码分享
Book学术官方微信
Book学术文献互助
Book学术文献互助群
群 号:481959085
Book学术
文献互助 智能选刊 最新文献 互助须知 联系我们:info@booksci.cn
Book学术提供免费学术资源搜索服务,方便国内外学者检索中英文文献。致力于提供最便捷和优质的服务体验。
Copyright © 2023 Book学术 All rights reserved.
ghs 京公网安备 11010802042870号 京ICP备2023020795号-1