陡峭亚阈斜率纳米线纳米机电场效应晶体管

Ji-Hun Kim, Zack C. Y. Chen, Soonshin Kwon, J. Xiang
{"title":"陡峭亚阈斜率纳米线纳米机电场效应晶体管","authors":"Ji-Hun Kim, Zack C. Y. Chen, Soonshin Kwon, J. Xiang","doi":"10.1109/E3S.2013.6705882","DOIUrl":null,"url":null,"abstract":"Significant physical challenges remain for CMOS technology to decrease Ioff as transistor dimension and power supply voltages continue downscaling. However, a fundamental thermodynamic limit in the subthreshold slope SS = |(∂Vg)/(∂lnId)| = ln10 · kBT/q at >60 mV/dec exists at room temperature. We have designed and demonstrated the first semiconductor nanowires (NWs) and nanoelectromechanical system (NEMS) field effect transistor structure (NW-NEMFET). We have previously demonstrated 0.5 ps intrinsic delay and near ballistic operation in quantum confined semiconductor heterostructure NWFETs with diameters less than 15 nm.[1] The current design uses high performance suspended semiconductor NWs as the conduction channel, while the electrostatic pull-in of the NW towards the gate stack enables abrupt switching to the off-state leading to high frequency, low power nanoelectronics. Simulation shows that compared to planar suspended-gate FET (SGFET) design [2], NW-NEMFET allows zero SS with 1015 on-off ratio and near 1V pull-in voltage due to enhanced 3D capacitive coupling, as well as operation at very-high-frequency (VHF) and even ultra-high-frequency (UHF) due to the NW beams high aspect ratio and small dimensions.","PeriodicalId":231837,"journal":{"name":"2013 Third Berkeley Symposium on Energy Efficient Electronic Systems (E3S)","volume":"43 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"2013-10-01","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"1","resultStr":"{\"title\":\"Steep subthreshold slope nanowire nanoelectromechanical field-effect transistors (NW-NEMFETs)\",\"authors\":\"Ji-Hun Kim, Zack C. Y. Chen, Soonshin Kwon, J. Xiang\",\"doi\":\"10.1109/E3S.2013.6705882\",\"DOIUrl\":null,\"url\":null,\"abstract\":\"Significant physical challenges remain for CMOS technology to decrease Ioff as transistor dimension and power supply voltages continue downscaling. However, a fundamental thermodynamic limit in the subthreshold slope SS = |(∂Vg)/(∂lnId)| = ln10 · kBT/q at >60 mV/dec exists at room temperature. We have designed and demonstrated the first semiconductor nanowires (NWs) and nanoelectromechanical system (NEMS) field effect transistor structure (NW-NEMFET). We have previously demonstrated 0.5 ps intrinsic delay and near ballistic operation in quantum confined semiconductor heterostructure NWFETs with diameters less than 15 nm.[1] The current design uses high performance suspended semiconductor NWs as the conduction channel, while the electrostatic pull-in of the NW towards the gate stack enables abrupt switching to the off-state leading to high frequency, low power nanoelectronics. Simulation shows that compared to planar suspended-gate FET (SGFET) design [2], NW-NEMFET allows zero SS with 1015 on-off ratio and near 1V pull-in voltage due to enhanced 3D capacitive coupling, as well as operation at very-high-frequency (VHF) and even ultra-high-frequency (UHF) due to the NW beams high aspect ratio and small dimensions.\",\"PeriodicalId\":231837,\"journal\":{\"name\":\"2013 Third Berkeley Symposium on Energy Efficient Electronic Systems (E3S)\",\"volume\":\"43 1\",\"pages\":\"0\"},\"PeriodicalIF\":0.0000,\"publicationDate\":\"2013-10-01\",\"publicationTypes\":\"Journal Article\",\"fieldsOfStudy\":null,\"isOpenAccess\":false,\"openAccessPdf\":\"\",\"citationCount\":\"1\",\"resultStr\":null,\"platform\":\"Semanticscholar\",\"paperid\":null,\"PeriodicalName\":\"2013 Third Berkeley Symposium on Energy Efficient Electronic Systems (E3S)\",\"FirstCategoryId\":\"1085\",\"ListUrlMain\":\"https://doi.org/10.1109/E3S.2013.6705882\",\"RegionNum\":0,\"RegionCategory\":null,\"ArticlePicture\":[],\"TitleCN\":null,\"AbstractTextCN\":null,\"PMCID\":null,\"EPubDate\":\"\",\"PubModel\":\"\",\"JCR\":\"\",\"JCRName\":\"\",\"Score\":null,\"Total\":0}","platform":"Semanticscholar","paperid":null,"PeriodicalName":"2013 Third Berkeley Symposium on Energy Efficient Electronic Systems (E3S)","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/E3S.2013.6705882","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 1

摘要

随着晶体管尺寸和电源电压的不断缩小,CMOS技术仍然面临着巨大的物理挑战。然而,在室温下,存在一个基本的热力学极限,即亚阈值斜率SS = |(∂Vg)/(∂lid)| = ln10·kBT/q >60 mV/dec。我们设计并演示了第一个半导体纳米线(NWs)和纳米机电系统(NEMS)场效应晶体管结构(NW-NEMFET)。我们之前已经在直径小于15 nm的量子受限半导体异质结构nwfet中演示了0.5 ps的固有延迟和近弹道操作。[1]目前的设计使用高性能悬浮半导体NW作为导通通道,而NW向栅极堆栈的静电拉入可以突然切换到关闭状态,从而实现高频,低功率的纳米电子学。仿真结果表明,与平面悬浮栅FET (SGFET)设计相比[2],NW- nemfet由于增强了三维电容耦合,可以在1015通断比和接近1V的拉入电压下实现零SS,并且由于NW波束的高宽高比和小尺寸,可以在甚高频(VHF)甚至超高频(UHF)下工作。
本文章由计算机程序翻译,如有差异,请以英文原文为准。
查看原文
分享 分享
微信好友 朋友圈 QQ好友 复制链接
本刊更多论文
Steep subthreshold slope nanowire nanoelectromechanical field-effect transistors (NW-NEMFETs)
Significant physical challenges remain for CMOS technology to decrease Ioff as transistor dimension and power supply voltages continue downscaling. However, a fundamental thermodynamic limit in the subthreshold slope SS = |(∂Vg)/(∂lnId)| = ln10 · kBT/q at >60 mV/dec exists at room temperature. We have designed and demonstrated the first semiconductor nanowires (NWs) and nanoelectromechanical system (NEMS) field effect transistor structure (NW-NEMFET). We have previously demonstrated 0.5 ps intrinsic delay and near ballistic operation in quantum confined semiconductor heterostructure NWFETs with diameters less than 15 nm.[1] The current design uses high performance suspended semiconductor NWs as the conduction channel, while the electrostatic pull-in of the NW towards the gate stack enables abrupt switching to the off-state leading to high frequency, low power nanoelectronics. Simulation shows that compared to planar suspended-gate FET (SGFET) design [2], NW-NEMFET allows zero SS with 1015 on-off ratio and near 1V pull-in voltage due to enhanced 3D capacitive coupling, as well as operation at very-high-frequency (VHF) and even ultra-high-frequency (UHF) due to the NW beams high aspect ratio and small dimensions.
求助全文
通过发布文献求助,成功后即可免费获取论文全文。 去求助
来源期刊
自引率
0.00%
发文量
0
期刊最新文献
Device design considerations for ultra-thin body non-hysteretic negative capacitance FETs Ultra-Low power neuromorphic computing with spin-torque devices Power-efficient server utilization in compute clouds Energy transparency from hardware to software Prospects for high-aspect-ratio FinFETs in low-power logic
×
引用
GB/T 7714-2015
复制
MLA
复制
APA
复制
导出至
BibTeX EndNote RefMan NoteFirst NoteExpress
×
×
提示
您的信息不完整,为了账户安全,请先补充。
现在去补充
×
提示
您因"违规操作"
具体请查看互助需知
我知道了
×
提示
现在去查看 取消
×
提示
确定
0
微信
客服QQ
Book学术公众号 扫码关注我们
反馈
×
意见反馈
请填写您的意见或建议
请填写您的手机或邮箱
已复制链接
已复制链接
快去分享给好友吧!
我知道了
×
扫码分享
扫码分享
Book学术官方微信
Book学术文献互助
Book学术文献互助群
群 号:481959085
Book学术
文献互助 智能选刊 最新文献 互助须知 联系我们:info@booksci.cn
Book学术提供免费学术资源搜索服务,方便国内外学者检索中英文文献。致力于提供最便捷和优质的服务体验。
Copyright © 2023 Book学术 All rights reserved.
ghs 京公网安备 11010802042870号 京ICP备2023020795号-1