{"title":"利用分划技术进行模拟和混合信号电路的结构合成","authors":"K. Zeng, S. Huss","doi":"10.1109/ISQED.2006.125","DOIUrl":null,"url":null,"abstract":"This paper presents an automatic structure synthesis technique by partitioning of the analog and mixed-signal circuit models. It translates a behavioral-level analog description written in VHDL-AMS into a structure-level VHDL-AMS specification based on a set of behavioral analog primitives. It is one of the three techniques in our proposed hierarchical methodology for supporting high-level analog synthesis","PeriodicalId":138839,"journal":{"name":"7th International Symposium on Quality Electronic Design (ISQED'06)","volume":"4 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"2006-03-27","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"2","resultStr":"{\"title\":\"Structure synthesis of analog and mixed-signal circuits using partition techniques\",\"authors\":\"K. Zeng, S. Huss\",\"doi\":\"10.1109/ISQED.2006.125\",\"DOIUrl\":null,\"url\":null,\"abstract\":\"This paper presents an automatic structure synthesis technique by partitioning of the analog and mixed-signal circuit models. It translates a behavioral-level analog description written in VHDL-AMS into a structure-level VHDL-AMS specification based on a set of behavioral analog primitives. It is one of the three techniques in our proposed hierarchical methodology for supporting high-level analog synthesis\",\"PeriodicalId\":138839,\"journal\":{\"name\":\"7th International Symposium on Quality Electronic Design (ISQED'06)\",\"volume\":\"4 1\",\"pages\":\"0\"},\"PeriodicalIF\":0.0000,\"publicationDate\":\"2006-03-27\",\"publicationTypes\":\"Journal Article\",\"fieldsOfStudy\":null,\"isOpenAccess\":false,\"openAccessPdf\":\"\",\"citationCount\":\"2\",\"resultStr\":null,\"platform\":\"Semanticscholar\",\"paperid\":null,\"PeriodicalName\":\"7th International Symposium on Quality Electronic Design (ISQED'06)\",\"FirstCategoryId\":\"1085\",\"ListUrlMain\":\"https://doi.org/10.1109/ISQED.2006.125\",\"RegionNum\":0,\"RegionCategory\":null,\"ArticlePicture\":[],\"TitleCN\":null,\"AbstractTextCN\":null,\"PMCID\":null,\"EPubDate\":\"\",\"PubModel\":\"\",\"JCR\":\"\",\"JCRName\":\"\",\"Score\":null,\"Total\":0}","platform":"Semanticscholar","paperid":null,"PeriodicalName":"7th International Symposium on Quality Electronic Design (ISQED'06)","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/ISQED.2006.125","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
Structure synthesis of analog and mixed-signal circuits using partition techniques
This paper presents an automatic structure synthesis technique by partitioning of the analog and mixed-signal circuit models. It translates a behavioral-level analog description written in VHDL-AMS into a structure-level VHDL-AMS specification based on a set of behavioral analog primitives. It is one of the three techniques in our proposed hierarchical methodology for supporting high-level analog synthesis