复杂集成电路井位等离子体诱导充电损伤可靠性设计规则的新实现方法

Andreas Martin, A. Kamp
{"title":"复杂集成电路井位等离子体诱导充电损伤可靠性设计规则的新实现方法","authors":"Andreas Martin, A. Kamp","doi":"10.1109/IRPS45951.2020.9128866","DOIUrl":null,"url":null,"abstract":"Plasma induced charging damage of MOS transistors originating from well charging (triple well or deep n-well configuration) is investigated for two different technologies. It is shown that the degradation on MOS transistors can impact the reliability of a product in comparison to earlier published data where a yield loss characteristic was reported on the basis of initially high MOS gate oxide leakage currents. For the first time a drift in MOS threshold voltage was recorded associated with well charging. Experimental data from this work and earlier published well charging results describe the same failure mechanism, but degradation characteristics are different, hence indicating the relevance of appropriate reliability investigations to ensure a robust product design according to the design for reliability strategy. It is demonstrated that a reliability stress on adequate product-relevant test structures is required for a necessary well charging assessment.A suitable protection method against well charging is described and implemented into a newly formulated well charging design rule which is practicable enough for implementation in electronic design automation tools. However a design rule checker for well charging requires a different concept than one for commonly known plasma induced charging on MOS gate electrodes.","PeriodicalId":116002,"journal":{"name":"2020 IEEE International Reliability Physics Symposium (IRPS)","volume":"26 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"2020-04-01","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"6","resultStr":"{\"title\":\"A New Implementation Approach for Reliability Design Rules against Plasma Induced Charging Damage from Well Configurations of Complex ICs\",\"authors\":\"Andreas Martin, A. Kamp\",\"doi\":\"10.1109/IRPS45951.2020.9128866\",\"DOIUrl\":null,\"url\":null,\"abstract\":\"Plasma induced charging damage of MOS transistors originating from well charging (triple well or deep n-well configuration) is investigated for two different technologies. It is shown that the degradation on MOS transistors can impact the reliability of a product in comparison to earlier published data where a yield loss characteristic was reported on the basis of initially high MOS gate oxide leakage currents. For the first time a drift in MOS threshold voltage was recorded associated with well charging. Experimental data from this work and earlier published well charging results describe the same failure mechanism, but degradation characteristics are different, hence indicating the relevance of appropriate reliability investigations to ensure a robust product design according to the design for reliability strategy. It is demonstrated that a reliability stress on adequate product-relevant test structures is required for a necessary well charging assessment.A suitable protection method against well charging is described and implemented into a newly formulated well charging design rule which is practicable enough for implementation in electronic design automation tools. However a design rule checker for well charging requires a different concept than one for commonly known plasma induced charging on MOS gate electrodes.\",\"PeriodicalId\":116002,\"journal\":{\"name\":\"2020 IEEE International Reliability Physics Symposium (IRPS)\",\"volume\":\"26 1\",\"pages\":\"0\"},\"PeriodicalIF\":0.0000,\"publicationDate\":\"2020-04-01\",\"publicationTypes\":\"Journal Article\",\"fieldsOfStudy\":null,\"isOpenAccess\":false,\"openAccessPdf\":\"\",\"citationCount\":\"6\",\"resultStr\":null,\"platform\":\"Semanticscholar\",\"paperid\":null,\"PeriodicalName\":\"2020 IEEE International Reliability Physics Symposium (IRPS)\",\"FirstCategoryId\":\"1085\",\"ListUrlMain\":\"https://doi.org/10.1109/IRPS45951.2020.9128866\",\"RegionNum\":0,\"RegionCategory\":null,\"ArticlePicture\":[],\"TitleCN\":null,\"AbstractTextCN\":null,\"PMCID\":null,\"EPubDate\":\"\",\"PubModel\":\"\",\"JCR\":\"\",\"JCRName\":\"\",\"Score\":null,\"Total\":0}","platform":"Semanticscholar","paperid":null,"PeriodicalName":"2020 IEEE International Reliability Physics Symposium (IRPS)","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/IRPS45951.2020.9128866","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 6

摘要

研究了三井和深n井两种不同充电方式下MOS晶体管的等离子体诱导充电损伤。研究表明,与早期发表的数据相比,MOS晶体管的退化会影响产品的可靠性,在早期发表的数据中,基于初始高MOS栅极氧化物泄漏电流报告了良率损失特性。首次记录到MOS阈值电压的漂移与井充电有关。这项工作的实验数据和早期发表的油井充电结果描述了相同的失效机制,但退化特征不同,因此表明了适当的可靠性研究的相关性,以确保根据可靠性设计策略进行稳健的产品设计。研究表明,在必要的充注井评估中,需要对适当的产品相关测试结构进行可靠性应力。描述了一种合适的防井装药保护方法,并将其实现到新制定的井装药设计规则中,该规则在电子设计自动化工具中具有足够的实用性。然而,井充电的设计规则检查器与MOS栅电极上的等离子体感应充电的设计规则检查器需要不同的概念。
本文章由计算机程序翻译,如有差异,请以英文原文为准。
查看原文
分享 分享
微信好友 朋友圈 QQ好友 复制链接
本刊更多论文
A New Implementation Approach for Reliability Design Rules against Plasma Induced Charging Damage from Well Configurations of Complex ICs
Plasma induced charging damage of MOS transistors originating from well charging (triple well or deep n-well configuration) is investigated for two different technologies. It is shown that the degradation on MOS transistors can impact the reliability of a product in comparison to earlier published data where a yield loss characteristic was reported on the basis of initially high MOS gate oxide leakage currents. For the first time a drift in MOS threshold voltage was recorded associated with well charging. Experimental data from this work and earlier published well charging results describe the same failure mechanism, but degradation characteristics are different, hence indicating the relevance of appropriate reliability investigations to ensure a robust product design according to the design for reliability strategy. It is demonstrated that a reliability stress on adequate product-relevant test structures is required for a necessary well charging assessment.A suitable protection method against well charging is described and implemented into a newly formulated well charging design rule which is practicable enough for implementation in electronic design automation tools. However a design rule checker for well charging requires a different concept than one for commonly known plasma induced charging on MOS gate electrodes.
求助全文
通过发布文献求助,成功后即可免费获取论文全文。 去求助
来源期刊
自引率
0.00%
发文量
0
期刊最新文献
Quantum Mechanical Charge Trap Modeling to Explain BTI at Cryogenic Temperatures Ruggedness of SiC devices under extreme conditions Gate-Oxide Trapping Enabled Synaptic Logic Transistor Threshold Voltage Shift in a-Si:H Thin film Transistors under ESD stress Conditions Sub-nanosecond Reverse Recovery Measurement for ESD Devices
×
引用
GB/T 7714-2015
复制
MLA
复制
APA
复制
导出至
BibTeX EndNote RefMan NoteFirst NoteExpress
×
×
提示
您的信息不完整,为了账户安全,请先补充。
现在去补充
×
提示
您因"违规操作"
具体请查看互助需知
我知道了
×
提示
现在去查看 取消
×
提示
确定
0
微信
客服QQ
Book学术公众号 扫码关注我们
反馈
×
意见反馈
请填写您的意见或建议
请填写您的手机或邮箱
已复制链接
已复制链接
快去分享给好友吧!
我知道了
×
扫码分享
扫码分享
Book学术官方微信
Book学术文献互助
Book学术文献互助群
群 号:481959085
Book学术
文献互助 智能选刊 最新文献 互助须知 联系我们:info@booksci.cn
Book学术提供免费学术资源搜索服务,方便国内外学者检索中英文文献。致力于提供最便捷和优质的服务体验。
Copyright © 2023 Book学术 All rights reserved.
ghs 京公网安备 11010802042870号 京ICP备2023020795号-1