低功耗加法器的设计

S. Priya, B. Raju, B. Benita, Dharani
{"title":"低功耗加法器的设计","authors":"S. Priya, B. Raju, B. Benita, Dharani","doi":"10.1109/ICDCSYST.2018.8605131","DOIUrl":null,"url":null,"abstract":"The low power adder is designed in this paper using Carry-Select Modified-Tree(CSMT) adder for fast carry generation and for binary addition. The results are analyzed and the performances are compared. This adder makes the use of multiplexers. The greatest advantage of this adder is that it uses very few multiplexers and consumes least amount of energy for specified latency. Carry-select addition is used in the architecture. The adder is implemented using Multiplexer block and longer carry-select adders are be replaced by modified tree structure to maintain the multiplexer complexity. The CSMT architecture in adder can reduce the multiplexer complexity. By using this concept the 3 8 % power is reduced when compared to the conventional adder.","PeriodicalId":175583,"journal":{"name":"2018 4th International Conference on Devices, Circuits and Systems (ICDCS)","volume":"37 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"2018-03-01","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"2","resultStr":"{\"title\":\"A Design of low power Adders\",\"authors\":\"S. Priya, B. Raju, B. Benita, Dharani\",\"doi\":\"10.1109/ICDCSYST.2018.8605131\",\"DOIUrl\":null,\"url\":null,\"abstract\":\"The low power adder is designed in this paper using Carry-Select Modified-Tree(CSMT) adder for fast carry generation and for binary addition. The results are analyzed and the performances are compared. This adder makes the use of multiplexers. The greatest advantage of this adder is that it uses very few multiplexers and consumes least amount of energy for specified latency. Carry-select addition is used in the architecture. The adder is implemented using Multiplexer block and longer carry-select adders are be replaced by modified tree structure to maintain the multiplexer complexity. The CSMT architecture in adder can reduce the multiplexer complexity. By using this concept the 3 8 % power is reduced when compared to the conventional adder.\",\"PeriodicalId\":175583,\"journal\":{\"name\":\"2018 4th International Conference on Devices, Circuits and Systems (ICDCS)\",\"volume\":\"37 1\",\"pages\":\"0\"},\"PeriodicalIF\":0.0000,\"publicationDate\":\"2018-03-01\",\"publicationTypes\":\"Journal Article\",\"fieldsOfStudy\":null,\"isOpenAccess\":false,\"openAccessPdf\":\"\",\"citationCount\":\"2\",\"resultStr\":null,\"platform\":\"Semanticscholar\",\"paperid\":null,\"PeriodicalName\":\"2018 4th International Conference on Devices, Circuits and Systems (ICDCS)\",\"FirstCategoryId\":\"1085\",\"ListUrlMain\":\"https://doi.org/10.1109/ICDCSYST.2018.8605131\",\"RegionNum\":0,\"RegionCategory\":null,\"ArticlePicture\":[],\"TitleCN\":null,\"AbstractTextCN\":null,\"PMCID\":null,\"EPubDate\":\"\",\"PubModel\":\"\",\"JCR\":\"\",\"JCRName\":\"\",\"Score\":null,\"Total\":0}","platform":"Semanticscholar","paperid":null,"PeriodicalName":"2018 4th International Conference on Devices, Circuits and Systems (ICDCS)","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/ICDCSYST.2018.8605131","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 2

摘要

本文采用进位选择修改树(CSMT)加法器设计了一种低功耗加法器,用于快速进位生成和二进制加法。对结果进行了分析,并对其性能进行了比较。这个加法器使用多路复用器。这种加法器的最大优点是它使用很少的多路复用器,并且在指定的延迟时间内消耗最少的能量。在体系结构中使用了Carry-select加法。该加法器采用多路复用器块实现,较长的进位选择加法器被修改后的树结构所取代,以保持多路复用器的复杂度。加法器中的CSMT架构可以降低多路复用器的复杂度。通过使用这个概念,与传统加法器相比,减少了3.8%的功率。
本文章由计算机程序翻译,如有差异,请以英文原文为准。
查看原文
分享 分享
微信好友 朋友圈 QQ好友 复制链接
本刊更多论文
A Design of low power Adders
The low power adder is designed in this paper using Carry-Select Modified-Tree(CSMT) adder for fast carry generation and for binary addition. The results are analyzed and the performances are compared. This adder makes the use of multiplexers. The greatest advantage of this adder is that it uses very few multiplexers and consumes least amount of energy for specified latency. Carry-select addition is used in the architecture. The adder is implemented using Multiplexer block and longer carry-select adders are be replaced by modified tree structure to maintain the multiplexer complexity. The CSMT architecture in adder can reduce the multiplexer complexity. By using this concept the 3 8 % power is reduced when compared to the conventional adder.
求助全文
通过发布文献求助,成功后即可免费获取论文全文。 去求助
来源期刊
自引率
0.00%
发文量
0
期刊最新文献
A Low Power Dynamic Comparator For A 12-Bit Pipelined Successive Approximation Register (SAR) ADC A Comparative Study of Pulse Triggered Flipflops Pulsed Laser Deposited Molybdenum Oxides (MoO3 & MoO2) Thin Films for Nanoelectronics Device Application Comparison of Braun Multiplier and Wallace Multiplier Techniques in VLSI Sensor Networks based Water Quality Monitoring Systems for Intensive Fish Culture -A Review
×
引用
GB/T 7714-2015
复制
MLA
复制
APA
复制
导出至
BibTeX EndNote RefMan NoteFirst NoteExpress
×
×
提示
您的信息不完整,为了账户安全,请先补充。
现在去补充
×
提示
您因"违规操作"
具体请查看互助需知
我知道了
×
提示
现在去查看 取消
×
提示
确定
0
微信
客服QQ
Book学术公众号 扫码关注我们
反馈
×
意见反馈
请填写您的意见或建议
请填写您的手机或邮箱
已复制链接
已复制链接
快去分享给好友吧!
我知道了
×
扫码分享
扫码分享
Book学术官方微信
Book学术文献互助
Book学术文献互助群
群 号:481959085
Book学术
文献互助 智能选刊 最新文献 互助须知 联系我们:info@booksci.cn
Book学术提供免费学术资源搜索服务,方便国内外学者检索中英文文献。致力于提供最便捷和优质的服务体验。
Copyright © 2023 Book学术 All rights reserved.
ghs 京公网安备 11010802042870号 京ICP备2023020795号-1