GaN栅极注入晶体管的浪涌能量稳健性

Ruizhe Zhang, J. P. Kozak, Jingcun Liu, M. Xiao, Yuhao Zhang
{"title":"GaN栅极注入晶体管的浪涌能量稳健性","authors":"Ruizhe Zhang, J. P. Kozak, Jingcun Liu, M. Xiao, Yuhao Zhang","doi":"10.1109/IRPS45951.2020.9129324","DOIUrl":null,"url":null,"abstract":"An essential robustness of power devices is the capability to safely withstand surge energy, which is typically characterized in an unclamped inductive switching (UIS) condition. Si and SiC power MOSFETs can dissipate surge energy through avalanching. However, GaN high-electron-mobility-transistors (HEMTs) have no or minimal avalanche capability. Prior works reported controversial interpretations of the behaviors of GaN HEMTs in UIS tests. This work, for the first time, clarifies the surge-energy withstand process of a mainstream enhancement-mode GaN HEMT, the GaN gate injection transistor (GIT). Different from Si and SiC MOSFETs, GaN GITs are shown to withstand the surge energy through a resonant energy transfer from device output capacitance back into the load inductor, followed by the device reverse conduction and inductor discharging. Almost no energy is dissipated in the device during this resonant withstand process. The failure mechanism of GaN GITs has also been identified. It was found that the surge-energy robustness of GaN GITs is almost solely determined by their transient overvoltage capability. Failure analysis and mixed-mode TCAD simulation confirm that the device failure location is consistent with the peak electric field location at the peak overvoltage transient. These results suggest the avalanche energy, a widely used JEDEC standard for the robustness of Si and SiC power MOSFETs which represents the device capability to resistively dissipate energy without thermal runaway, may not be a parameter that can directly represent the surge energy robustness of GaN HEMTs. In addition, benefited from the sub-50 ns overvoltage pulse created by the UIS test, the electrical breakdown location of hybrid-drain GIT was experimentally verified for the firs time.","PeriodicalId":116002,"journal":{"name":"2020 IEEE International Reliability Physics Symposium (IRPS)","volume":"26 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"2020-04-01","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"12","resultStr":"{\"title\":\"Surge Energy Robustness of GaN Gate Injection Transistors\",\"authors\":\"Ruizhe Zhang, J. P. Kozak, Jingcun Liu, M. Xiao, Yuhao Zhang\",\"doi\":\"10.1109/IRPS45951.2020.9129324\",\"DOIUrl\":null,\"url\":null,\"abstract\":\"An essential robustness of power devices is the capability to safely withstand surge energy, which is typically characterized in an unclamped inductive switching (UIS) condition. Si and SiC power MOSFETs can dissipate surge energy through avalanching. However, GaN high-electron-mobility-transistors (HEMTs) have no or minimal avalanche capability. Prior works reported controversial interpretations of the behaviors of GaN HEMTs in UIS tests. This work, for the first time, clarifies the surge-energy withstand process of a mainstream enhancement-mode GaN HEMT, the GaN gate injection transistor (GIT). Different from Si and SiC MOSFETs, GaN GITs are shown to withstand the surge energy through a resonant energy transfer from device output capacitance back into the load inductor, followed by the device reverse conduction and inductor discharging. Almost no energy is dissipated in the device during this resonant withstand process. The failure mechanism of GaN GITs has also been identified. It was found that the surge-energy robustness of GaN GITs is almost solely determined by their transient overvoltage capability. Failure analysis and mixed-mode TCAD simulation confirm that the device failure location is consistent with the peak electric field location at the peak overvoltage transient. These results suggest the avalanche energy, a widely used JEDEC standard for the robustness of Si and SiC power MOSFETs which represents the device capability to resistively dissipate energy without thermal runaway, may not be a parameter that can directly represent the surge energy robustness of GaN HEMTs. In addition, benefited from the sub-50 ns overvoltage pulse created by the UIS test, the electrical breakdown location of hybrid-drain GIT was experimentally verified for the firs time.\",\"PeriodicalId\":116002,\"journal\":{\"name\":\"2020 IEEE International Reliability Physics Symposium (IRPS)\",\"volume\":\"26 1\",\"pages\":\"0\"},\"PeriodicalIF\":0.0000,\"publicationDate\":\"2020-04-01\",\"publicationTypes\":\"Journal Article\",\"fieldsOfStudy\":null,\"isOpenAccess\":false,\"openAccessPdf\":\"\",\"citationCount\":\"12\",\"resultStr\":null,\"platform\":\"Semanticscholar\",\"paperid\":null,\"PeriodicalName\":\"2020 IEEE International Reliability Physics Symposium (IRPS)\",\"FirstCategoryId\":\"1085\",\"ListUrlMain\":\"https://doi.org/10.1109/IRPS45951.2020.9129324\",\"RegionNum\":0,\"RegionCategory\":null,\"ArticlePicture\":[],\"TitleCN\":null,\"AbstractTextCN\":null,\"PMCID\":null,\"EPubDate\":\"\",\"PubModel\":\"\",\"JCR\":\"\",\"JCRName\":\"\",\"Score\":null,\"Total\":0}","platform":"Semanticscholar","paperid":null,"PeriodicalName":"2020 IEEE International Reliability Physics Symposium (IRPS)","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/IRPS45951.2020.9129324","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 12

摘要

功率器件的基本稳健性是能够安全地承受浪涌能量,这通常是在非箝位电感开关(UIS)条件下的特征。Si和SiC功率mosfet可以通过雪崩来耗散浪涌能量。然而,氮化镓高电子迁移率晶体管(hemt)没有或只有很小的雪崩能力。先前的工作报道了在美国测试中对GaN hemt行为的有争议的解释。这项工作首次阐明了主流增强模式GaN HEMT, GaN栅注入晶体管(GIT)的浪涌能量承受过程。与Si和SiC mosfet不同的是,GaN GITs通过从器件输出电容回负载电感的谐振能量转移来承受浪涌能量,然后是器件反导和电感放电。在这个谐振承受过程中,几乎没有能量在器件中耗散。GaN GITs的失效机制也已被确定。研究发现,氮化镓极栅的浪涌能量稳健性几乎完全取决于其瞬态过电压能力。失效分析和混合模式TCAD仿真证实,器件失效位置与过电压瞬态峰值电场位置一致。这些结果表明,雪崩能量可能不是直接代表GaN hemt浪涌能量鲁棒性的参数,雪崩能量是广泛使用的用于Si和SiC功率mosfet鲁棒性的JEDEC标准,代表器件电阻性耗散能量而不发生热失控的能力。此外,得益于UIS试验产生的低于50 ns的过电压脉冲,首次通过实验验证了混合漏极GIT的电击穿位置。
本文章由计算机程序翻译,如有差异,请以英文原文为准。
查看原文
分享 分享
微信好友 朋友圈 QQ好友 复制链接
本刊更多论文
Surge Energy Robustness of GaN Gate Injection Transistors
An essential robustness of power devices is the capability to safely withstand surge energy, which is typically characterized in an unclamped inductive switching (UIS) condition. Si and SiC power MOSFETs can dissipate surge energy through avalanching. However, GaN high-electron-mobility-transistors (HEMTs) have no or minimal avalanche capability. Prior works reported controversial interpretations of the behaviors of GaN HEMTs in UIS tests. This work, for the first time, clarifies the surge-energy withstand process of a mainstream enhancement-mode GaN HEMT, the GaN gate injection transistor (GIT). Different from Si and SiC MOSFETs, GaN GITs are shown to withstand the surge energy through a resonant energy transfer from device output capacitance back into the load inductor, followed by the device reverse conduction and inductor discharging. Almost no energy is dissipated in the device during this resonant withstand process. The failure mechanism of GaN GITs has also been identified. It was found that the surge-energy robustness of GaN GITs is almost solely determined by their transient overvoltage capability. Failure analysis and mixed-mode TCAD simulation confirm that the device failure location is consistent with the peak electric field location at the peak overvoltage transient. These results suggest the avalanche energy, a widely used JEDEC standard for the robustness of Si and SiC power MOSFETs which represents the device capability to resistively dissipate energy without thermal runaway, may not be a parameter that can directly represent the surge energy robustness of GaN HEMTs. In addition, benefited from the sub-50 ns overvoltage pulse created by the UIS test, the electrical breakdown location of hybrid-drain GIT was experimentally verified for the firs time.
求助全文
通过发布文献求助,成功后即可免费获取论文全文。 去求助
来源期刊
自引率
0.00%
发文量
0
期刊最新文献
Quantum Mechanical Charge Trap Modeling to Explain BTI at Cryogenic Temperatures Ruggedness of SiC devices under extreme conditions Gate-Oxide Trapping Enabled Synaptic Logic Transistor Threshold Voltage Shift in a-Si:H Thin film Transistors under ESD stress Conditions Sub-nanosecond Reverse Recovery Measurement for ESD Devices
×
引用
GB/T 7714-2015
复制
MLA
复制
APA
复制
导出至
BibTeX EndNote RefMan NoteFirst NoteExpress
×
×
提示
您的信息不完整,为了账户安全,请先补充。
现在去补充
×
提示
您因"违规操作"
具体请查看互助需知
我知道了
×
提示
现在去查看 取消
×
提示
确定
0
微信
客服QQ
Book学术公众号 扫码关注我们
反馈
×
意见反馈
请填写您的意见或建议
请填写您的手机或邮箱
已复制链接
已复制链接
快去分享给好友吧!
我知道了
×
扫码分享
扫码分享
Book学术官方微信
Book学术文献互助
Book学术文献互助群
群 号:481959085
Book学术
文献互助 智能选刊 最新文献 互助须知 联系我们:info@booksci.cn
Book学术提供免费学术资源搜索服务,方便国内外学者检索中英文文献。致力于提供最便捷和优质的服务体验。
Copyright © 2023 Book学术 All rights reserved.
ghs 京公网安备 11010802042870号 京ICP备2023020795号-1