嵌入式NVM进程SOC应用中双端口SRAM位单元的单比特读干扰失效机制和晶体管尺寸优化

Sung-Rae Kim, K. Han, Kin-Sing Lee, Tae-Hoon Kim, J. Wolfman, Yu Wang, Schmit Ben, Kris Hauch, Hyuk Kim, P. Lee, Eugene Minh, Yingbo Jia, F. Dhaoui, Patty Liu, Huan-Chung Tseng
{"title":"嵌入式NVM进程SOC应用中双端口SRAM位单元的单比特读干扰失效机制和晶体管尺寸优化","authors":"Sung-Rae Kim, K. Han, Kin-Sing Lee, Tae-Hoon Kim, J. Wolfman, Yu Wang, Schmit Ben, Kris Hauch, Hyuk Kim, P. Lee, Eugene Minh, Yingbo Jia, F. Dhaoui, Patty Liu, Huan-Chung Tseng","doi":"10.1109/IIRW.2010.5706493","DOIUrl":null,"url":null,"abstract":"We observed Single Bit Read Disturb failure in SRAM blocks with embedded Flash process. Such failures are not observed in pure logic process because pure logic process does not require additional thermal budget. In embedded Flash process, static Noise Margin (SNM) and leakage current degrades, causing more Single Bit Failure (SBF) at high VCC and/or high temperature. We optimized SRAM bitcell's transistor size and improved the process leakage. We report the procedure for beta optimization and did standby leakage analysis, which points to the location electrically. After the process fix and bitcell beta increase, the SBF problem was resolved and the product became more reliable with more Static Noise Margin (SNM).","PeriodicalId":332664,"journal":{"name":"2010 IEEE International Integrated Reliability Workshop Final Report","volume":"1 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"2010-10-01","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"0","resultStr":"{\"title\":\"Single Bit Read Disturb failure mechanism and transistor size optimization for dual port SRAM bitcell in embedded NVM process SOC applications\",\"authors\":\"Sung-Rae Kim, K. Han, Kin-Sing Lee, Tae-Hoon Kim, J. Wolfman, Yu Wang, Schmit Ben, Kris Hauch, Hyuk Kim, P. Lee, Eugene Minh, Yingbo Jia, F. Dhaoui, Patty Liu, Huan-Chung Tseng\",\"doi\":\"10.1109/IIRW.2010.5706493\",\"DOIUrl\":null,\"url\":null,\"abstract\":\"We observed Single Bit Read Disturb failure in SRAM blocks with embedded Flash process. Such failures are not observed in pure logic process because pure logic process does not require additional thermal budget. In embedded Flash process, static Noise Margin (SNM) and leakage current degrades, causing more Single Bit Failure (SBF) at high VCC and/or high temperature. We optimized SRAM bitcell's transistor size and improved the process leakage. We report the procedure for beta optimization and did standby leakage analysis, which points to the location electrically. After the process fix and bitcell beta increase, the SBF problem was resolved and the product became more reliable with more Static Noise Margin (SNM).\",\"PeriodicalId\":332664,\"journal\":{\"name\":\"2010 IEEE International Integrated Reliability Workshop Final Report\",\"volume\":\"1 1\",\"pages\":\"0\"},\"PeriodicalIF\":0.0000,\"publicationDate\":\"2010-10-01\",\"publicationTypes\":\"Journal Article\",\"fieldsOfStudy\":null,\"isOpenAccess\":false,\"openAccessPdf\":\"\",\"citationCount\":\"0\",\"resultStr\":null,\"platform\":\"Semanticscholar\",\"paperid\":null,\"PeriodicalName\":\"2010 IEEE International Integrated Reliability Workshop Final Report\",\"FirstCategoryId\":\"1085\",\"ListUrlMain\":\"https://doi.org/10.1109/IIRW.2010.5706493\",\"RegionNum\":0,\"RegionCategory\":null,\"ArticlePicture\":[],\"TitleCN\":null,\"AbstractTextCN\":null,\"PMCID\":null,\"EPubDate\":\"\",\"PubModel\":\"\",\"JCR\":\"\",\"JCRName\":\"\",\"Score\":null,\"Total\":0}","platform":"Semanticscholar","paperid":null,"PeriodicalName":"2010 IEEE International Integrated Reliability Workshop Final Report","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/IIRW.2010.5706493","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 0

摘要

我们观察到嵌入Flash进程的SRAM块中的单比特读干扰失败。由于纯逻辑过程不需要额外的热预算,所以在纯逻辑过程中没有观察到这种失效。在嵌入式Flash工艺中,静态噪声裕度(SNM)和泄漏电流降低,在高VCC和/或高温下导致更多的单比特故障(SBF)。我们优化了SRAM位元的晶体管尺寸,改善了工艺泄漏。我们报告了beta优化过程,并进行了待机泄漏分析,该分析可以从电气上指出位置。修正工艺和增加位元后,解决了SBF问题,提高了产品的静态噪声裕度(SNM),提高了产品的可靠性。
本文章由计算机程序翻译,如有差异,请以英文原文为准。
查看原文
分享 分享
微信好友 朋友圈 QQ好友 复制链接
本刊更多论文
Single Bit Read Disturb failure mechanism and transistor size optimization for dual port SRAM bitcell in embedded NVM process SOC applications
We observed Single Bit Read Disturb failure in SRAM blocks with embedded Flash process. Such failures are not observed in pure logic process because pure logic process does not require additional thermal budget. In embedded Flash process, static Noise Margin (SNM) and leakage current degrades, causing more Single Bit Failure (SBF) at high VCC and/or high temperature. We optimized SRAM bitcell's transistor size and improved the process leakage. We report the procedure for beta optimization and did standby leakage analysis, which points to the location electrically. After the process fix and bitcell beta increase, the SBF problem was resolved and the product became more reliable with more Static Noise Margin (SNM).
求助全文
通过发布文献求助,成功后即可免费获取论文全文。 去求助
来源期刊
自引率
0.00%
发文量
0
期刊最新文献
Defects in low-κ dielectrics and etch stop layers for use as interlayer dielectrics in ULSI Impact of body tie and Source/Drain contact spacing on the hot carrier reliability of 45-nm RF-CMOS The impact of recovery on BTI reliability assessments A novel virtual age reliability model for Time-to-Failure prediction 3D simulation of charge collection and SEU of 0.13µm partially depleted SOI SRAM
×
引用
GB/T 7714-2015
复制
MLA
复制
APA
复制
导出至
BibTeX EndNote RefMan NoteFirst NoteExpress
×
×
提示
您的信息不完整,为了账户安全,请先补充。
现在去补充
×
提示
您因"违规操作"
具体请查看互助需知
我知道了
×
提示
现在去查看 取消
×
提示
确定
0
微信
客服QQ
Book学术公众号 扫码关注我们
反馈
×
意见反馈
请填写您的意见或建议
请填写您的手机或邮箱
已复制链接
已复制链接
快去分享给好友吧!
我知道了
×
扫码分享
扫码分享
Book学术官方微信
Book学术文献互助
Book学术文献互助群
群 号:481959085
Book学术
文献互助 智能选刊 最新文献 互助须知 联系我们:info@booksci.cn
Book学术提供免费学术资源搜索服务,方便国内外学者检索中英文文献。致力于提供最便捷和优质的服务体验。
Copyright © 2023 Book学术 All rights reserved.
ghs 京公网安备 11010802042870号 京ICP备2023020795号-1