Sung-Rae Kim, K. Han, Kin-Sing Lee, Tae-Hoon Kim, J. Wolfman, Yu Wang, Schmit Ben, Kris Hauch, Hyuk Kim, P. Lee, Eugene Minh, Yingbo Jia, F. Dhaoui, Patty Liu, Huan-Chung Tseng
{"title":"嵌入式NVM进程SOC应用中双端口SRAM位单元的单比特读干扰失效机制和晶体管尺寸优化","authors":"Sung-Rae Kim, K. Han, Kin-Sing Lee, Tae-Hoon Kim, J. Wolfman, Yu Wang, Schmit Ben, Kris Hauch, Hyuk Kim, P. Lee, Eugene Minh, Yingbo Jia, F. Dhaoui, Patty Liu, Huan-Chung Tseng","doi":"10.1109/IIRW.2010.5706493","DOIUrl":null,"url":null,"abstract":"We observed Single Bit Read Disturb failure in SRAM blocks with embedded Flash process. Such failures are not observed in pure logic process because pure logic process does not require additional thermal budget. In embedded Flash process, static Noise Margin (SNM) and leakage current degrades, causing more Single Bit Failure (SBF) at high VCC and/or high temperature. We optimized SRAM bitcell's transistor size and improved the process leakage. We report the procedure for beta optimization and did standby leakage analysis, which points to the location electrically. After the process fix and bitcell beta increase, the SBF problem was resolved and the product became more reliable with more Static Noise Margin (SNM).","PeriodicalId":332664,"journal":{"name":"2010 IEEE International Integrated Reliability Workshop Final Report","volume":"1 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"2010-10-01","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"0","resultStr":"{\"title\":\"Single Bit Read Disturb failure mechanism and transistor size optimization for dual port SRAM bitcell in embedded NVM process SOC applications\",\"authors\":\"Sung-Rae Kim, K. Han, Kin-Sing Lee, Tae-Hoon Kim, J. Wolfman, Yu Wang, Schmit Ben, Kris Hauch, Hyuk Kim, P. Lee, Eugene Minh, Yingbo Jia, F. Dhaoui, Patty Liu, Huan-Chung Tseng\",\"doi\":\"10.1109/IIRW.2010.5706493\",\"DOIUrl\":null,\"url\":null,\"abstract\":\"We observed Single Bit Read Disturb failure in SRAM blocks with embedded Flash process. Such failures are not observed in pure logic process because pure logic process does not require additional thermal budget. In embedded Flash process, static Noise Margin (SNM) and leakage current degrades, causing more Single Bit Failure (SBF) at high VCC and/or high temperature. We optimized SRAM bitcell's transistor size and improved the process leakage. We report the procedure for beta optimization and did standby leakage analysis, which points to the location electrically. After the process fix and bitcell beta increase, the SBF problem was resolved and the product became more reliable with more Static Noise Margin (SNM).\",\"PeriodicalId\":332664,\"journal\":{\"name\":\"2010 IEEE International Integrated Reliability Workshop Final Report\",\"volume\":\"1 1\",\"pages\":\"0\"},\"PeriodicalIF\":0.0000,\"publicationDate\":\"2010-10-01\",\"publicationTypes\":\"Journal Article\",\"fieldsOfStudy\":null,\"isOpenAccess\":false,\"openAccessPdf\":\"\",\"citationCount\":\"0\",\"resultStr\":null,\"platform\":\"Semanticscholar\",\"paperid\":null,\"PeriodicalName\":\"2010 IEEE International Integrated Reliability Workshop Final Report\",\"FirstCategoryId\":\"1085\",\"ListUrlMain\":\"https://doi.org/10.1109/IIRW.2010.5706493\",\"RegionNum\":0,\"RegionCategory\":null,\"ArticlePicture\":[],\"TitleCN\":null,\"AbstractTextCN\":null,\"PMCID\":null,\"EPubDate\":\"\",\"PubModel\":\"\",\"JCR\":\"\",\"JCRName\":\"\",\"Score\":null,\"Total\":0}","platform":"Semanticscholar","paperid":null,"PeriodicalName":"2010 IEEE International Integrated Reliability Workshop Final Report","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/IIRW.2010.5706493","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
Single Bit Read Disturb failure mechanism and transistor size optimization for dual port SRAM bitcell in embedded NVM process SOC applications
We observed Single Bit Read Disturb failure in SRAM blocks with embedded Flash process. Such failures are not observed in pure logic process because pure logic process does not require additional thermal budget. In embedded Flash process, static Noise Margin (SNM) and leakage current degrades, causing more Single Bit Failure (SBF) at high VCC and/or high temperature. We optimized SRAM bitcell's transistor size and improved the process leakage. We report the procedure for beta optimization and did standby leakage analysis, which points to the location electrically. After the process fix and bitcell beta increase, the SBF problem was resolved and the product became more reliable with more Static Noise Margin (SNM).