{"title":"SOI mosfet中的“门控二极管”:用于表征埋置Si-SiO/sub - 2/接口的灵敏工具","authors":"Xuejun Zhao, D. Ioannou","doi":"10.1109/SOI.1999.819854","DOIUrl":null,"url":null,"abstract":"Summary form only given. A critical factor in the development of SOI wafers and related CMOS technologies is the quality of the buried Si-SiO/sub 2/ interface. Careful wafer preparation is necessary to obtain reduced surface state density in order to suppress back channel leakage and improve hot carrier reliability and radiation hardness. However, the measurement of the back interface properties and in particular the interface state density remains one of the most difficult parameters to measure in SOI transistors. This is because the large thickness of the buried oxide (relative to gate oxide) renders the usual techniques insensitive and very difficult to apply (Ioannou et al., 1991; Wuters et al., 1989). There has recently been renewed interest in an old technique based on the gated-diode concept (Grove and Fitzelard, 1966), new refinements and modifications of which are being used for the study of current bulk CMOS technologies (Cai and Sah, 1999; Guan et al., 1999). The purpose of this paper is to explain how the presence of two channels makes the adaptation of this technique particularly useful for SOI MOSFETs and suitable for evaluation of the buried interface. The present approach is distinct from and complementary to a recently published modification of the gated-diode technique applied to dual-gate SOI devices for measurement of the recombination lifetime (Ernst et al., 1999).","PeriodicalId":117832,"journal":{"name":"1999 IEEE International SOI Conference. Proceedings (Cat. No.99CH36345)","volume":"87 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"1999-10-04","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"4","resultStr":"{\"title\":\"\\\"Gated-diode\\\" in SOI MOSFETs: a sensitive tool for characterizing the buried Si-SiO/sub 2/ interface\",\"authors\":\"Xuejun Zhao, D. Ioannou\",\"doi\":\"10.1109/SOI.1999.819854\",\"DOIUrl\":null,\"url\":null,\"abstract\":\"Summary form only given. A critical factor in the development of SOI wafers and related CMOS technologies is the quality of the buried Si-SiO/sub 2/ interface. Careful wafer preparation is necessary to obtain reduced surface state density in order to suppress back channel leakage and improve hot carrier reliability and radiation hardness. However, the measurement of the back interface properties and in particular the interface state density remains one of the most difficult parameters to measure in SOI transistors. This is because the large thickness of the buried oxide (relative to gate oxide) renders the usual techniques insensitive and very difficult to apply (Ioannou et al., 1991; Wuters et al., 1989). There has recently been renewed interest in an old technique based on the gated-diode concept (Grove and Fitzelard, 1966), new refinements and modifications of which are being used for the study of current bulk CMOS technologies (Cai and Sah, 1999; Guan et al., 1999). The purpose of this paper is to explain how the presence of two channels makes the adaptation of this technique particularly useful for SOI MOSFETs and suitable for evaluation of the buried interface. The present approach is distinct from and complementary to a recently published modification of the gated-diode technique applied to dual-gate SOI devices for measurement of the recombination lifetime (Ernst et al., 1999).\",\"PeriodicalId\":117832,\"journal\":{\"name\":\"1999 IEEE International SOI Conference. Proceedings (Cat. No.99CH36345)\",\"volume\":\"87 1\",\"pages\":\"0\"},\"PeriodicalIF\":0.0000,\"publicationDate\":\"1999-10-04\",\"publicationTypes\":\"Journal Article\",\"fieldsOfStudy\":null,\"isOpenAccess\":false,\"openAccessPdf\":\"\",\"citationCount\":\"4\",\"resultStr\":null,\"platform\":\"Semanticscholar\",\"paperid\":null,\"PeriodicalName\":\"1999 IEEE International SOI Conference. Proceedings (Cat. No.99CH36345)\",\"FirstCategoryId\":\"1085\",\"ListUrlMain\":\"https://doi.org/10.1109/SOI.1999.819854\",\"RegionNum\":0,\"RegionCategory\":null,\"ArticlePicture\":[],\"TitleCN\":null,\"AbstractTextCN\":null,\"PMCID\":null,\"EPubDate\":\"\",\"PubModel\":\"\",\"JCR\":\"\",\"JCRName\":\"\",\"Score\":null,\"Total\":0}","platform":"Semanticscholar","paperid":null,"PeriodicalName":"1999 IEEE International SOI Conference. Proceedings (Cat. No.99CH36345)","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/SOI.1999.819854","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 4
摘要
只提供摘要形式。SOI晶圆和相关CMOS技术发展的一个关键因素是埋置Si-SiO/sub - 2/接口的质量。为了抑制回道泄漏,提高热载子可靠性和辐射硬度,需要精心制备晶片以降低表面态密度。然而,后界面特性的测量,特别是界面态密度的测量仍然是SOI晶体管中最难测量的参数之一。这是因为埋藏氧化物(相对于栅极氧化物)的大厚度使得通常的技术不敏感并且很难应用(Ioannou等人,1991;Wuters et al., 1989)。最近,人们对基于门二极管概念的旧技术重新产生了兴趣(Grove和Fitzelard, 1966),对其进行了新的改进和修改,用于研究当前的大块CMOS技术(Cai和Sah, 1999;Guan等人,1999)。本文的目的是解释两个通道的存在如何使该技术的适应对SOI mosfet特别有用,并适用于埋藏界面的评估。目前的方法与最近发表的用于测量复合寿命的双栅SOI器件的门二极管技术的改进不同,并且是互补的(Ernst et al., 1999)。
"Gated-diode" in SOI MOSFETs: a sensitive tool for characterizing the buried Si-SiO/sub 2/ interface
Summary form only given. A critical factor in the development of SOI wafers and related CMOS technologies is the quality of the buried Si-SiO/sub 2/ interface. Careful wafer preparation is necessary to obtain reduced surface state density in order to suppress back channel leakage and improve hot carrier reliability and radiation hardness. However, the measurement of the back interface properties and in particular the interface state density remains one of the most difficult parameters to measure in SOI transistors. This is because the large thickness of the buried oxide (relative to gate oxide) renders the usual techniques insensitive and very difficult to apply (Ioannou et al., 1991; Wuters et al., 1989). There has recently been renewed interest in an old technique based on the gated-diode concept (Grove and Fitzelard, 1966), new refinements and modifications of which are being used for the study of current bulk CMOS technologies (Cai and Sah, 1999; Guan et al., 1999). The purpose of this paper is to explain how the presence of two channels makes the adaptation of this technique particularly useful for SOI MOSFETs and suitable for evaluation of the buried interface. The present approach is distinct from and complementary to a recently published modification of the gated-diode technique applied to dual-gate SOI devices for measurement of the recombination lifetime (Ernst et al., 1999).