N. Amamath, H. M. Vijay, S. V. V. Satyanarayana, N. Ramakrishnan, Sridevi Sriadibhatla
{"title":"低功率、免预充改性CAM电池的SEU灵敏度分析","authors":"N. Amamath, H. M. Vijay, S. V. V. Satyanarayana, N. Ramakrishnan, Sridevi Sriadibhatla","doi":"10.1109/icdcsyst.2018.8605120","DOIUrl":null,"url":null,"abstract":"CAM (Content Addressable Memory) is one of the promising memory family used in high speed search applications. CAM power dissipation is more due to large number of search operation. NAND and NOR type match-line CAMs are useful in low power applications but they have drawbacks like charge sharing and short circuit at match-lines of the CAM array. Recently the CAM cell was implemented with free of pre-charge circuit by adding a control bit in order to boost-up the match-line only, but not the internal SRAM. In this paper, we are proposing a precharge-free PMOS logic based CAM cell and comparing the metrics of proposed CAM cell with precharge-free NMOS based CAM cell in terms of delay, power and Power-Delay Product (PDP). The simulations are carried out in technology node Cadence design environment. The simulation results shows the PDP of proposed design is 91.17% reduction than NMOS based precharge-free CAM. We also performed a radiation study on both PMOS and NMOS based precharge-free CAM cell. Match-line of PMOS based CAM cell is more sensitive than Match-line of NMOS based CAM cell. The threshold current value of PMOS based CAM cell is 100μA and for NMOS based CAM cell is 1.3mA.","PeriodicalId":175583,"journal":{"name":"2018 4th International Conference on Devices, Circuits and Systems (ICDCS)","volume":"26 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"2018-03-01","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"1","resultStr":"{\"title\":\"SEU sensitivity analysis of low power, precharge-free modified CAM cell\",\"authors\":\"N. Amamath, H. M. Vijay, S. V. V. Satyanarayana, N. Ramakrishnan, Sridevi Sriadibhatla\",\"doi\":\"10.1109/icdcsyst.2018.8605120\",\"DOIUrl\":null,\"url\":null,\"abstract\":\"CAM (Content Addressable Memory) is one of the promising memory family used in high speed search applications. CAM power dissipation is more due to large number of search operation. NAND and NOR type match-line CAMs are useful in low power applications but they have drawbacks like charge sharing and short circuit at match-lines of the CAM array. Recently the CAM cell was implemented with free of pre-charge circuit by adding a control bit in order to boost-up the match-line only, but not the internal SRAM. In this paper, we are proposing a precharge-free PMOS logic based CAM cell and comparing the metrics of proposed CAM cell with precharge-free NMOS based CAM cell in terms of delay, power and Power-Delay Product (PDP). The simulations are carried out in technology node Cadence design environment. The simulation results shows the PDP of proposed design is 91.17% reduction than NMOS based precharge-free CAM. We also performed a radiation study on both PMOS and NMOS based precharge-free CAM cell. Match-line of PMOS based CAM cell is more sensitive than Match-line of NMOS based CAM cell. The threshold current value of PMOS based CAM cell is 100μA and for NMOS based CAM cell is 1.3mA.\",\"PeriodicalId\":175583,\"journal\":{\"name\":\"2018 4th International Conference on Devices, Circuits and Systems (ICDCS)\",\"volume\":\"26 1\",\"pages\":\"0\"},\"PeriodicalIF\":0.0000,\"publicationDate\":\"2018-03-01\",\"publicationTypes\":\"Journal Article\",\"fieldsOfStudy\":null,\"isOpenAccess\":false,\"openAccessPdf\":\"\",\"citationCount\":\"1\",\"resultStr\":null,\"platform\":\"Semanticscholar\",\"paperid\":null,\"PeriodicalName\":\"2018 4th International Conference on Devices, Circuits and Systems (ICDCS)\",\"FirstCategoryId\":\"1085\",\"ListUrlMain\":\"https://doi.org/10.1109/icdcsyst.2018.8605120\",\"RegionNum\":0,\"RegionCategory\":null,\"ArticlePicture\":[],\"TitleCN\":null,\"AbstractTextCN\":null,\"PMCID\":null,\"EPubDate\":\"\",\"PubModel\":\"\",\"JCR\":\"\",\"JCRName\":\"\",\"Score\":null,\"Total\":0}","platform":"Semanticscholar","paperid":null,"PeriodicalName":"2018 4th International Conference on Devices, Circuits and Systems (ICDCS)","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/icdcsyst.2018.8605120","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
SEU sensitivity analysis of low power, precharge-free modified CAM cell
CAM (Content Addressable Memory) is one of the promising memory family used in high speed search applications. CAM power dissipation is more due to large number of search operation. NAND and NOR type match-line CAMs are useful in low power applications but they have drawbacks like charge sharing and short circuit at match-lines of the CAM array. Recently the CAM cell was implemented with free of pre-charge circuit by adding a control bit in order to boost-up the match-line only, but not the internal SRAM. In this paper, we are proposing a precharge-free PMOS logic based CAM cell and comparing the metrics of proposed CAM cell with precharge-free NMOS based CAM cell in terms of delay, power and Power-Delay Product (PDP). The simulations are carried out in technology node Cadence design environment. The simulation results shows the PDP of proposed design is 91.17% reduction than NMOS based precharge-free CAM. We also performed a radiation study on both PMOS and NMOS based precharge-free CAM cell. Match-line of PMOS based CAM cell is more sensitive than Match-line of NMOS based CAM cell. The threshold current value of PMOS based CAM cell is 100μA and for NMOS based CAM cell is 1.3mA.