用SON工艺实现的高性能双栅MOSFET:我们如何解决GAA SON的设计和工艺挑战?

P. Coronel, S. Harrison, R. Cerutti, S. Monfray, S. Skotnicki
{"title":"用SON工艺实现的高性能双栅MOSFET:我们如何解决GAA SON的设计和工艺挑战?","authors":"P. Coronel, S. Harrison, R. Cerutti, S. Monfray, S. Skotnicki","doi":"10.1109/ICICDT.2004.1309913","DOIUrl":null,"url":null,"abstract":"Utilizing the SON (Silicon On Nothing) process, highly performant double gate devices have been processed in a planar configuration. Two families of devices were obtained (High Performance and Low Power) with very high Ion/Ioff trade off. Drive currents of 1954/spl mu/A//spl mu/m (Ioff = 283 nA//spl mu/m) and 1333/spl mu/A//spl mu/m (Ioff = 1 nA//spl mu/m) are obtained @1.2V with Tox = 20A and Lgate = 70nm. DIBL is very well controlled, measured below 60mV for gates as short as 40nm. These features place our devices among the most performant ever reported. After this GAA planar device demonstration, we are looking for his optimization in consideration of the future technologic node challenges: We define a new architecture for GAA and DG device in order to minimize the overlap capacitance, to use a SOI substrate and to create a GAA circuit with the same layout density than bulk. We develop a new concept of Metal gate and/or High-K integration in MOSFET: the PRETCH (Poly Replacement Through Contact Hole) to allow the best compromise between the mobility, and the Vt adjust for the future device generation. The first demonstration of the PRETCH integration was done on bulk CMOS.","PeriodicalId":158994,"journal":{"name":"2004 International Conference on Integrated Circuit Design and Technology (IEEE Cat. No.04EX866)","volume":"34 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"2004-10-04","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"1","resultStr":"{\"title\":\"Highly performant double gate MOSFET realized with SON process: how we address the design and process for the GAA SON challenges ?\",\"authors\":\"P. Coronel, S. Harrison, R. Cerutti, S. Monfray, S. Skotnicki\",\"doi\":\"10.1109/ICICDT.2004.1309913\",\"DOIUrl\":null,\"url\":null,\"abstract\":\"Utilizing the SON (Silicon On Nothing) process, highly performant double gate devices have been processed in a planar configuration. Two families of devices were obtained (High Performance and Low Power) with very high Ion/Ioff trade off. Drive currents of 1954/spl mu/A//spl mu/m (Ioff = 283 nA//spl mu/m) and 1333/spl mu/A//spl mu/m (Ioff = 1 nA//spl mu/m) are obtained @1.2V with Tox = 20A and Lgate = 70nm. DIBL is very well controlled, measured below 60mV for gates as short as 40nm. These features place our devices among the most performant ever reported. After this GAA planar device demonstration, we are looking for his optimization in consideration of the future technologic node challenges: We define a new architecture for GAA and DG device in order to minimize the overlap capacitance, to use a SOI substrate and to create a GAA circuit with the same layout density than bulk. We develop a new concept of Metal gate and/or High-K integration in MOSFET: the PRETCH (Poly Replacement Through Contact Hole) to allow the best compromise between the mobility, and the Vt adjust for the future device generation. The first demonstration of the PRETCH integration was done on bulk CMOS.\",\"PeriodicalId\":158994,\"journal\":{\"name\":\"2004 International Conference on Integrated Circuit Design and Technology (IEEE Cat. No.04EX866)\",\"volume\":\"34 1\",\"pages\":\"0\"},\"PeriodicalIF\":0.0000,\"publicationDate\":\"2004-10-04\",\"publicationTypes\":\"Journal Article\",\"fieldsOfStudy\":null,\"isOpenAccess\":false,\"openAccessPdf\":\"\",\"citationCount\":\"1\",\"resultStr\":null,\"platform\":\"Semanticscholar\",\"paperid\":null,\"PeriodicalName\":\"2004 International Conference on Integrated Circuit Design and Technology (IEEE Cat. No.04EX866)\",\"FirstCategoryId\":\"1085\",\"ListUrlMain\":\"https://doi.org/10.1109/ICICDT.2004.1309913\",\"RegionNum\":0,\"RegionCategory\":null,\"ArticlePicture\":[],\"TitleCN\":null,\"AbstractTextCN\":null,\"PMCID\":null,\"EPubDate\":\"\",\"PubModel\":\"\",\"JCR\":\"\",\"JCRName\":\"\",\"Score\":null,\"Total\":0}","platform":"Semanticscholar","paperid":null,"PeriodicalName":"2004 International Conference on Integrated Circuit Design and Technology (IEEE Cat. No.04EX866)","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/ICICDT.2004.1309913","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 1

摘要

利用SON(无硅)工艺,高性能双栅器件已被加工成平面结构。获得了两个系列的器件(高性能和低功耗),具有非常高的离子/离合权衡。在1.2 v下,Tox = 20A, Lgate = 70nm,得到了1954/spl mu/A//spl mu/m (off = 283 nA//spl mu/m)和1333/spl mu/A//spl mu/m (off = 1 nA//spl mu/m)的驱动电流。DIBL控制得非常好,对于短至40nm的栅极,测量值低于60mV。这些功能使我们的设备成为有史以来性能最好的设备之一。在此GAA平面器件演示之后,考虑到未来的技术节点挑战,我们正在寻找他的优化:我们为GAA和DG器件定义了一种新的架构,以最大限度地减少重叠电容,使用SOI衬底并创建具有相同布局密度的GAA电路。我们在MOSFET中开发了金属栅极和/或高k集成的新概念:PRETCH (Poly Replacement Through Contact Hole),以实现迁移率和Vt调整之间的最佳折衷,以用于未来的器件生成。PRETCH集成的第一次演示是在大块CMOS上完成的。
本文章由计算机程序翻译,如有差异,请以英文原文为准。
查看原文
分享 分享
微信好友 朋友圈 QQ好友 复制链接
本刊更多论文
Highly performant double gate MOSFET realized with SON process: how we address the design and process for the GAA SON challenges ?
Utilizing the SON (Silicon On Nothing) process, highly performant double gate devices have been processed in a planar configuration. Two families of devices were obtained (High Performance and Low Power) with very high Ion/Ioff trade off. Drive currents of 1954/spl mu/A//spl mu/m (Ioff = 283 nA//spl mu/m) and 1333/spl mu/A//spl mu/m (Ioff = 1 nA//spl mu/m) are obtained @1.2V with Tox = 20A and Lgate = 70nm. DIBL is very well controlled, measured below 60mV for gates as short as 40nm. These features place our devices among the most performant ever reported. After this GAA planar device demonstration, we are looking for his optimization in consideration of the future technologic node challenges: We define a new architecture for GAA and DG device in order to minimize the overlap capacitance, to use a SOI substrate and to create a GAA circuit with the same layout density than bulk. We develop a new concept of Metal gate and/or High-K integration in MOSFET: the PRETCH (Poly Replacement Through Contact Hole) to allow the best compromise between the mobility, and the Vt adjust for the future device generation. The first demonstration of the PRETCH integration was done on bulk CMOS.
求助全文
通过发布文献求助,成功后即可免费获取论文全文。 去求助
来源期刊
自引率
0.00%
发文量
0
期刊最新文献
Atmospheric neutron effects in advanced microelectronics, standards and applications Monitoring and preventing arc-induced wafer damage in 300mm manufacturing A study of SiN cap NH/sub 3/ plasma pre-treatment process on the PID, EM, GOI performance and BEOL defectivity in Cu dual damascene technology Low-K cu damascene interconnection leakage and process induced damage assessment Advanced germanium MOSFET technologies with high-/spl kappa/ gate dielectrics and shallow junctions
×
引用
GB/T 7714-2015
复制
MLA
复制
APA
复制
导出至
BibTeX EndNote RefMan NoteFirst NoteExpress
×
×
提示
您的信息不完整,为了账户安全,请先补充。
现在去补充
×
提示
您因"违规操作"
具体请查看互助需知
我知道了
×
提示
现在去查看 取消
×
提示
确定
0
微信
客服QQ
Book学术公众号 扫码关注我们
反馈
×
意见反馈
请填写您的意见或建议
请填写您的手机或邮箱
已复制链接
已复制链接
快去分享给好友吧!
我知道了
×
扫码分享
扫码分享
Book学术官方微信
Book学术文献互助
Book学术文献互助群
群 号:481959085
Book学术
文献互助 智能选刊 最新文献 互助须知 联系我们:info@booksci.cn
Book学术提供免费学术资源搜索服务,方便国内外学者检索中英文文献。致力于提供最便捷和优质的服务体验。
Copyright © 2023 Book学术 All rights reserved.
ghs 京公网安备 11010802042870号 京ICP备2023020795号-1