45纳米ELK CUP器件的BGA组装工艺开发

A. Tseng, B. Lin, L. Huang, M. Hung
{"title":"45纳米ELK CUP器件的BGA组装工艺开发","authors":"A. Tseng, B. Lin, L. Huang, M. Hung","doi":"10.1109/ICEPT.2008.4607051","DOIUrl":null,"url":null,"abstract":"The object of this study is to develop a set of optimized assembly process parameters for BGA package using 45 nm ELK (extreme Low-K) and CUP (circuit under pad) wafer which is driven by high speed and high I/O requested. Due to chip size shrinkage with electrical performance improvement, most of 0.13 mum and 90 nm wafer process technology are moving toward 65 nm and even 45 nm now. The ELK dielectric material for Inter-Level Dielectric (ILD) with the CUP has been designed to get more space for active circuit layout. But the poor mechanical properties of the low-k dielectric and the CUP structure circuit pad design make packaging assembly more challenges. The impacts of IC packaging assembly processes are including the wafer sawing, wire bonding, and molding process. For mass production purpose, the most effective parameters for 45 nm ELK CUP wafer have been studied such as sawing blade type, sawing speed and sawing feeding rate for different wafer thickness, the wire bond time, bond power and bond force. To solve bond wire sweep and mold void issues, the properties of different molding compounds have been studied and assembly process parameters have been optimized. In the end, a real functional die of 45 nm ELK with CUP design has been assembled into package level for reliability test using optimized process parameters.","PeriodicalId":6324,"journal":{"name":"2008 International Conference on Electronic Packaging Technology & High Density Packaging","volume":"1 1","pages":"1-5"},"PeriodicalIF":0.0000,"publicationDate":"2008-07-28","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"3","resultStr":"{\"title\":\"BGA assembly process development for 45nm ELK CUP devices\",\"authors\":\"A. Tseng, B. Lin, L. Huang, M. Hung\",\"doi\":\"10.1109/ICEPT.2008.4607051\",\"DOIUrl\":null,\"url\":null,\"abstract\":\"The object of this study is to develop a set of optimized assembly process parameters for BGA package using 45 nm ELK (extreme Low-K) and CUP (circuit under pad) wafer which is driven by high speed and high I/O requested. Due to chip size shrinkage with electrical performance improvement, most of 0.13 mum and 90 nm wafer process technology are moving toward 65 nm and even 45 nm now. The ELK dielectric material for Inter-Level Dielectric (ILD) with the CUP has been designed to get more space for active circuit layout. But the poor mechanical properties of the low-k dielectric and the CUP structure circuit pad design make packaging assembly more challenges. The impacts of IC packaging assembly processes are including the wafer sawing, wire bonding, and molding process. For mass production purpose, the most effective parameters for 45 nm ELK CUP wafer have been studied such as sawing blade type, sawing speed and sawing feeding rate for different wafer thickness, the wire bond time, bond power and bond force. To solve bond wire sweep and mold void issues, the properties of different molding compounds have been studied and assembly process parameters have been optimized. In the end, a real functional die of 45 nm ELK with CUP design has been assembled into package level for reliability test using optimized process parameters.\",\"PeriodicalId\":6324,\"journal\":{\"name\":\"2008 International Conference on Electronic Packaging Technology & High Density Packaging\",\"volume\":\"1 1\",\"pages\":\"1-5\"},\"PeriodicalIF\":0.0000,\"publicationDate\":\"2008-07-28\",\"publicationTypes\":\"Journal Article\",\"fieldsOfStudy\":null,\"isOpenAccess\":false,\"openAccessPdf\":\"\",\"citationCount\":\"3\",\"resultStr\":null,\"platform\":\"Semanticscholar\",\"paperid\":null,\"PeriodicalName\":\"2008 International Conference on Electronic Packaging Technology & High Density Packaging\",\"FirstCategoryId\":\"1085\",\"ListUrlMain\":\"https://doi.org/10.1109/ICEPT.2008.4607051\",\"RegionNum\":0,\"RegionCategory\":null,\"ArticlePicture\":[],\"TitleCN\":null,\"AbstractTextCN\":null,\"PMCID\":null,\"EPubDate\":\"\",\"PubModel\":\"\",\"JCR\":\"\",\"JCRName\":\"\",\"Score\":null,\"Total\":0}","platform":"Semanticscholar","paperid":null,"PeriodicalName":"2008 International Conference on Electronic Packaging Technology & High Density Packaging","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/ICEPT.2008.4607051","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 3

摘要

本研究的目的是利用45 nm ELK(极低k)和CUP(片下电路)晶圆,在高速和高I/O需求的驱动下,开发一套优化的BGA封装组装工艺参数。随着电性能的提高,芯片尺寸不断缩小,目前大多数0.13 nm和90 nm晶圆制程技术正在向65 nm甚至45 nm方向发展。ELK介电材料用于带CUP的级间介电(ILD),为有源电路的布局提供了更大的空间。但是低k介电介质的力学性能差,以及CUP结构电路的设计给封装组装带来了更多的挑战。IC封装组装过程的影响包括晶圆锯切,线键合和成型过程。为了实现批量生产,研究了不同厚度的45 nm ELK CUP晶圆的锯片类型、锯切速度和锯切进料速度、焊线时间、焊线功率和焊线力等最有效的参数。为了解决焊丝扫焊和模具空洞问题,研究了不同成型化合物的性能,并优化了装配工艺参数。最后,利用优化后的工艺参数,完成了45 nm ELK CUP设计的实际功能芯片组装到封装级进行可靠性测试。
本文章由计算机程序翻译,如有差异,请以英文原文为准。
查看原文
分享 分享
微信好友 朋友圈 QQ好友 复制链接
本刊更多论文
BGA assembly process development for 45nm ELK CUP devices
The object of this study is to develop a set of optimized assembly process parameters for BGA package using 45 nm ELK (extreme Low-K) and CUP (circuit under pad) wafer which is driven by high speed and high I/O requested. Due to chip size shrinkage with electrical performance improvement, most of 0.13 mum and 90 nm wafer process technology are moving toward 65 nm and even 45 nm now. The ELK dielectric material for Inter-Level Dielectric (ILD) with the CUP has been designed to get more space for active circuit layout. But the poor mechanical properties of the low-k dielectric and the CUP structure circuit pad design make packaging assembly more challenges. The impacts of IC packaging assembly processes are including the wafer sawing, wire bonding, and molding process. For mass production purpose, the most effective parameters for 45 nm ELK CUP wafer have been studied such as sawing blade type, sawing speed and sawing feeding rate for different wafer thickness, the wire bond time, bond power and bond force. To solve bond wire sweep and mold void issues, the properties of different molding compounds have been studied and assembly process parameters have been optimized. In the end, a real functional die of 45 nm ELK with CUP design has been assembled into package level for reliability test using optimized process parameters.
求助全文
通过发布文献求助,成功后即可免费获取论文全文。 去求助
来源期刊
自引率
0.00%
发文量
0
期刊最新文献
Evaluate anti-shock property of solder bumps by impact test Modeling ion transport through molding compounds and its relation to product reliability The research of the inclusive cache used in multi-core processor The design of the Ku band Dielectric Resonator Oscillator Research on the cascaded inverters based on simplex DC power source
×
引用
GB/T 7714-2015
复制
MLA
复制
APA
复制
导出至
BibTeX EndNote RefMan NoteFirst NoteExpress
×
×
提示
您的信息不完整,为了账户安全,请先补充。
现在去补充
×
提示
您因"违规操作"
具体请查看互助需知
我知道了
×
提示
现在去查看 取消
×
提示
确定
0
微信
客服QQ
Book学术公众号 扫码关注我们
反馈
×
意见反馈
请填写您的意见或建议
请填写您的手机或邮箱
已复制链接
已复制链接
快去分享给好友吧!
我知道了
×
扫码分享
扫码分享
Book学术官方微信
Book学术文献互助
Book学术文献互助群
群 号:481959085
Book学术
文献互助 智能选刊 最新文献 互助须知 联系我们:info@booksci.cn
Book学术提供免费学术资源搜索服务,方便国内外学者检索中英文文献。致力于提供最便捷和优质的服务体验。
Copyright © 2023 Book学术 All rights reserved.
ghs 京公网安备 11010802042870号 京ICP备2023020795号-1