高速存储器封装中潜在的PoP翘曲行为和板级温度循环可靠性的仿真研究

Wei Sun, W.H. Zhu, K.S. Le, H. Tan
{"title":"高速存储器封装中潜在的PoP翘曲行为和板级温度循环可靠性的仿真研究","authors":"Wei Sun, W.H. Zhu, K.S. Le, H. Tan","doi":"10.1109/ICEPT.2008.4606985","DOIUrl":null,"url":null,"abstract":"PoP is a potential solution to high-speed memory packaging. For PoP package, warpage is known as a concern over package stacking and SMT yield. The PoP package under current study has these features such as fine pitch which is 0.5 mm for both top and bottom, small ball size and that most solder balls are located at the packagepsilas two longer edges. Therefore the solder joint reliability (SJR) in temperature cycling on board (TCoB) test may also pose a concern. The current paper talks about the systematic simulation and optimization of warpage and TCoB SJR for DRAM PoP package. For warpage study, 3D finite element analysis (FEA) was performed. Not only room temperature warpage, but also reflow temperature warpage was investigated. Full factorial DOE analysis with approximation model determination was conducted for both material selection and structural optimization. Based on this study, material selection and layout design guidelines were quickly derived to optimize the warpage performance of this package. In SJR simulation study, various package and stacking configurations were proposed and simulated in an effort to improve the SJR in TCoB test. Suggestions for improvements were made based on those simulation results.","PeriodicalId":6324,"journal":{"name":"2008 International Conference on Electronic Packaging Technology & High Density Packaging","volume":"1 1","pages":"1-8"},"PeriodicalIF":0.0000,"publicationDate":"2008-07-28","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"23","resultStr":"{\"title\":\"Simulation study on the warpage behavior and board-level temperature cycling reliability of PoP potentially for high-speed memory packaging\",\"authors\":\"Wei Sun, W.H. Zhu, K.S. Le, H. Tan\",\"doi\":\"10.1109/ICEPT.2008.4606985\",\"DOIUrl\":null,\"url\":null,\"abstract\":\"PoP is a potential solution to high-speed memory packaging. For PoP package, warpage is known as a concern over package stacking and SMT yield. The PoP package under current study has these features such as fine pitch which is 0.5 mm for both top and bottom, small ball size and that most solder balls are located at the packagepsilas two longer edges. Therefore the solder joint reliability (SJR) in temperature cycling on board (TCoB) test may also pose a concern. The current paper talks about the systematic simulation and optimization of warpage and TCoB SJR for DRAM PoP package. For warpage study, 3D finite element analysis (FEA) was performed. Not only room temperature warpage, but also reflow temperature warpage was investigated. Full factorial DOE analysis with approximation model determination was conducted for both material selection and structural optimization. Based on this study, material selection and layout design guidelines were quickly derived to optimize the warpage performance of this package. In SJR simulation study, various package and stacking configurations were proposed and simulated in an effort to improve the SJR in TCoB test. Suggestions for improvements were made based on those simulation results.\",\"PeriodicalId\":6324,\"journal\":{\"name\":\"2008 International Conference on Electronic Packaging Technology & High Density Packaging\",\"volume\":\"1 1\",\"pages\":\"1-8\"},\"PeriodicalIF\":0.0000,\"publicationDate\":\"2008-07-28\",\"publicationTypes\":\"Journal Article\",\"fieldsOfStudy\":null,\"isOpenAccess\":false,\"openAccessPdf\":\"\",\"citationCount\":\"23\",\"resultStr\":null,\"platform\":\"Semanticscholar\",\"paperid\":null,\"PeriodicalName\":\"2008 International Conference on Electronic Packaging Technology & High Density Packaging\",\"FirstCategoryId\":\"1085\",\"ListUrlMain\":\"https://doi.org/10.1109/ICEPT.2008.4606985\",\"RegionNum\":0,\"RegionCategory\":null,\"ArticlePicture\":[],\"TitleCN\":null,\"AbstractTextCN\":null,\"PMCID\":null,\"EPubDate\":\"\",\"PubModel\":\"\",\"JCR\":\"\",\"JCRName\":\"\",\"Score\":null,\"Total\":0}","platform":"Semanticscholar","paperid":null,"PeriodicalName":"2008 International Conference on Electronic Packaging Technology & High Density Packaging","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/ICEPT.2008.4606985","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 23

摘要

PoP是高速存储器封装的潜在解决方案。对于PoP封装来说,翘曲是影响封装堆叠和SMT成品率的重要因素。目前研究的PoP封装具有以下特点:顶部和底部的间距均为0.5 mm,小球尺寸小,并且大多数焊接球位于封装的两个较长的边缘。因此,板上温度循环(TCoB)测试中的焊点可靠性(SJR)也可能引起关注。本文对DRAM PoP封装的翘曲和TCoB SJR进行了系统仿真和优化。翘曲研究采用三维有限元分析(FEA)。不仅研究了室温翘曲,还研究了回流温度翘曲。对材料选择和结构优化进行了全因子DOE分析,并确定了近似模型。在此基础上,快速推导出材料选择和布局设计准则,以优化该封装的翘曲性能。在SJR模拟研究中,提出并模拟了不同的封装和堆叠配置,以提高TCoB试验中的SJR。根据仿真结果提出了改进建议。
本文章由计算机程序翻译,如有差异,请以英文原文为准。
查看原文
分享 分享
微信好友 朋友圈 QQ好友 复制链接
本刊更多论文
Simulation study on the warpage behavior and board-level temperature cycling reliability of PoP potentially for high-speed memory packaging
PoP is a potential solution to high-speed memory packaging. For PoP package, warpage is known as a concern over package stacking and SMT yield. The PoP package under current study has these features such as fine pitch which is 0.5 mm for both top and bottom, small ball size and that most solder balls are located at the packagepsilas two longer edges. Therefore the solder joint reliability (SJR) in temperature cycling on board (TCoB) test may also pose a concern. The current paper talks about the systematic simulation and optimization of warpage and TCoB SJR for DRAM PoP package. For warpage study, 3D finite element analysis (FEA) was performed. Not only room temperature warpage, but also reflow temperature warpage was investigated. Full factorial DOE analysis with approximation model determination was conducted for both material selection and structural optimization. Based on this study, material selection and layout design guidelines were quickly derived to optimize the warpage performance of this package. In SJR simulation study, various package and stacking configurations were proposed and simulated in an effort to improve the SJR in TCoB test. Suggestions for improvements were made based on those simulation results.
求助全文
通过发布文献求助,成功后即可免费获取论文全文。 去求助
来源期刊
自引率
0.00%
发文量
0
期刊最新文献
Evaluate anti-shock property of solder bumps by impact test Modeling ion transport through molding compounds and its relation to product reliability The research of the inclusive cache used in multi-core processor The design of the Ku band Dielectric Resonator Oscillator Research on the cascaded inverters based on simplex DC power source
×
引用
GB/T 7714-2015
复制
MLA
复制
APA
复制
导出至
BibTeX EndNote RefMan NoteFirst NoteExpress
×
×
提示
您的信息不完整,为了账户安全,请先补充。
现在去补充
×
提示
您因"违规操作"
具体请查看互助需知
我知道了
×
提示
现在去查看 取消
×
提示
确定
0
微信
客服QQ
Book学术公众号 扫码关注我们
反馈
×
意见反馈
请填写您的意见或建议
请填写您的手机或邮箱
已复制链接
已复制链接
快去分享给好友吧!
我知道了
×
扫码分享
扫码分享
Book学术官方微信
Book学术文献互助
Book学术文献互助群
群 号:481959085
Book学术
文献互助 智能选刊 最新文献 互助须知 联系我们:info@booksci.cn
Book学术提供免费学术资源搜索服务,方便国内外学者检索中英文文献。致力于提供最便捷和优质的服务体验。
Copyright © 2023 Book学术 All rights reserved.
ghs 京公网安备 11010802042870号 京ICP备2023020795号-1