{"title":"高速封装设计及电气性能分析","authors":"Shu-Qiang Zhang, Hung-Hsiang Cheng, Yin-Guang Zheng, Chang-Lin Yeh","doi":"10.1109/ICEPT.2008.4606973","DOIUrl":null,"url":null,"abstract":"More and more high-speed data transmission formats such as rapid IO, hyper transport, Gigabit Ethernet, Serial ATA etc. are becoming prevalent. As substrate interconnection density and channel data rate are getting increasingly higher, various 3D effects, crosstalk, and discontinuity - induced ISI are playing a much more important role, for both signal channels and power distribution networks . The substrate interconnection structures are becoming the major bandwidth constraint for most of the package designer. As data rates continue to increase, transitioning to solder bump or Au stud bump flip-chip interconnects or low-loss substrate materials results in excessive cost. It is therefore increasingly important to provide a high performance and low-cost packaging solution. The aim of this paper is to proposal a design solution of normal plastic ball grid array (PBGA) package for high speed devices. The electrical simulation method of the effects of variation of package design parameters such as signal path structure, wire bonding, through hole via, ball placement tactic and plating stub are highlighted. The conclusion of this paper is recommendation for high-speed package electrical design.","PeriodicalId":6324,"journal":{"name":"2008 International Conference on Electronic Packaging Technology & High Density Packaging","volume":"53 1","pages":"1-4"},"PeriodicalIF":0.0000,"publicationDate":"2008-07-28","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"2","resultStr":"{\"title\":\"High speed package design and electrical performance analysis\",\"authors\":\"Shu-Qiang Zhang, Hung-Hsiang Cheng, Yin-Guang Zheng, Chang-Lin Yeh\",\"doi\":\"10.1109/ICEPT.2008.4606973\",\"DOIUrl\":null,\"url\":null,\"abstract\":\"More and more high-speed data transmission formats such as rapid IO, hyper transport, Gigabit Ethernet, Serial ATA etc. are becoming prevalent. As substrate interconnection density and channel data rate are getting increasingly higher, various 3D effects, crosstalk, and discontinuity - induced ISI are playing a much more important role, for both signal channels and power distribution networks . The substrate interconnection structures are becoming the major bandwidth constraint for most of the package designer. As data rates continue to increase, transitioning to solder bump or Au stud bump flip-chip interconnects or low-loss substrate materials results in excessive cost. It is therefore increasingly important to provide a high performance and low-cost packaging solution. The aim of this paper is to proposal a design solution of normal plastic ball grid array (PBGA) package for high speed devices. The electrical simulation method of the effects of variation of package design parameters such as signal path structure, wire bonding, through hole via, ball placement tactic and plating stub are highlighted. The conclusion of this paper is recommendation for high-speed package electrical design.\",\"PeriodicalId\":6324,\"journal\":{\"name\":\"2008 International Conference on Electronic Packaging Technology & High Density Packaging\",\"volume\":\"53 1\",\"pages\":\"1-4\"},\"PeriodicalIF\":0.0000,\"publicationDate\":\"2008-07-28\",\"publicationTypes\":\"Journal Article\",\"fieldsOfStudy\":null,\"isOpenAccess\":false,\"openAccessPdf\":\"\",\"citationCount\":\"2\",\"resultStr\":null,\"platform\":\"Semanticscholar\",\"paperid\":null,\"PeriodicalName\":\"2008 International Conference on Electronic Packaging Technology & High Density Packaging\",\"FirstCategoryId\":\"1085\",\"ListUrlMain\":\"https://doi.org/10.1109/ICEPT.2008.4606973\",\"RegionNum\":0,\"RegionCategory\":null,\"ArticlePicture\":[],\"TitleCN\":null,\"AbstractTextCN\":null,\"PMCID\":null,\"EPubDate\":\"\",\"PubModel\":\"\",\"JCR\":\"\",\"JCRName\":\"\",\"Score\":null,\"Total\":0}","platform":"Semanticscholar","paperid":null,"PeriodicalName":"2008 International Conference on Electronic Packaging Technology & High Density Packaging","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/ICEPT.2008.4606973","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
High speed package design and electrical performance analysis
More and more high-speed data transmission formats such as rapid IO, hyper transport, Gigabit Ethernet, Serial ATA etc. are becoming prevalent. As substrate interconnection density and channel data rate are getting increasingly higher, various 3D effects, crosstalk, and discontinuity - induced ISI are playing a much more important role, for both signal channels and power distribution networks . The substrate interconnection structures are becoming the major bandwidth constraint for most of the package designer. As data rates continue to increase, transitioning to solder bump or Au stud bump flip-chip interconnects or low-loss substrate materials results in excessive cost. It is therefore increasingly important to provide a high performance and low-cost packaging solution. The aim of this paper is to proposal a design solution of normal plastic ball grid array (PBGA) package for high speed devices. The electrical simulation method of the effects of variation of package design parameters such as signal path structure, wire bonding, through hole via, ball placement tactic and plating stub are highlighted. The conclusion of this paper is recommendation for high-speed package electrical design.