高速封装设计及电气性能分析

Shu-Qiang Zhang, Hung-Hsiang Cheng, Yin-Guang Zheng, Chang-Lin Yeh
{"title":"高速封装设计及电气性能分析","authors":"Shu-Qiang Zhang, Hung-Hsiang Cheng, Yin-Guang Zheng, Chang-Lin Yeh","doi":"10.1109/ICEPT.2008.4606973","DOIUrl":null,"url":null,"abstract":"More and more high-speed data transmission formats such as rapid IO, hyper transport, Gigabit Ethernet, Serial ATA etc. are becoming prevalent. As substrate interconnection density and channel data rate are getting increasingly higher, various 3D effects, crosstalk, and discontinuity - induced ISI are playing a much more important role, for both signal channels and power distribution networks . The substrate interconnection structures are becoming the major bandwidth constraint for most of the package designer. As data rates continue to increase, transitioning to solder bump or Au stud bump flip-chip interconnects or low-loss substrate materials results in excessive cost. It is therefore increasingly important to provide a high performance and low-cost packaging solution. The aim of this paper is to proposal a design solution of normal plastic ball grid array (PBGA) package for high speed devices. The electrical simulation method of the effects of variation of package design parameters such as signal path structure, wire bonding, through hole via, ball placement tactic and plating stub are highlighted. The conclusion of this paper is recommendation for high-speed package electrical design.","PeriodicalId":6324,"journal":{"name":"2008 International Conference on Electronic Packaging Technology & High Density Packaging","volume":"53 1","pages":"1-4"},"PeriodicalIF":0.0000,"publicationDate":"2008-07-28","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"2","resultStr":"{\"title\":\"High speed package design and electrical performance analysis\",\"authors\":\"Shu-Qiang Zhang, Hung-Hsiang Cheng, Yin-Guang Zheng, Chang-Lin Yeh\",\"doi\":\"10.1109/ICEPT.2008.4606973\",\"DOIUrl\":null,\"url\":null,\"abstract\":\"More and more high-speed data transmission formats such as rapid IO, hyper transport, Gigabit Ethernet, Serial ATA etc. are becoming prevalent. As substrate interconnection density and channel data rate are getting increasingly higher, various 3D effects, crosstalk, and discontinuity - induced ISI are playing a much more important role, for both signal channels and power distribution networks . The substrate interconnection structures are becoming the major bandwidth constraint for most of the package designer. As data rates continue to increase, transitioning to solder bump or Au stud bump flip-chip interconnects or low-loss substrate materials results in excessive cost. It is therefore increasingly important to provide a high performance and low-cost packaging solution. The aim of this paper is to proposal a design solution of normal plastic ball grid array (PBGA) package for high speed devices. The electrical simulation method of the effects of variation of package design parameters such as signal path structure, wire bonding, through hole via, ball placement tactic and plating stub are highlighted. The conclusion of this paper is recommendation for high-speed package electrical design.\",\"PeriodicalId\":6324,\"journal\":{\"name\":\"2008 International Conference on Electronic Packaging Technology & High Density Packaging\",\"volume\":\"53 1\",\"pages\":\"1-4\"},\"PeriodicalIF\":0.0000,\"publicationDate\":\"2008-07-28\",\"publicationTypes\":\"Journal Article\",\"fieldsOfStudy\":null,\"isOpenAccess\":false,\"openAccessPdf\":\"\",\"citationCount\":\"2\",\"resultStr\":null,\"platform\":\"Semanticscholar\",\"paperid\":null,\"PeriodicalName\":\"2008 International Conference on Electronic Packaging Technology & High Density Packaging\",\"FirstCategoryId\":\"1085\",\"ListUrlMain\":\"https://doi.org/10.1109/ICEPT.2008.4606973\",\"RegionNum\":0,\"RegionCategory\":null,\"ArticlePicture\":[],\"TitleCN\":null,\"AbstractTextCN\":null,\"PMCID\":null,\"EPubDate\":\"\",\"PubModel\":\"\",\"JCR\":\"\",\"JCRName\":\"\",\"Score\":null,\"Total\":0}","platform":"Semanticscholar","paperid":null,"PeriodicalName":"2008 International Conference on Electronic Packaging Technology & High Density Packaging","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/ICEPT.2008.4606973","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 2

摘要

快速IO、超高速传输、千兆以太网、串行ATA等高速数据传输格式越来越流行。随着衬底互连密度和信道数据速率的不断提高,各种三维效应、串扰和不连续诱发的ISI对信号通道和配电网络都起着越来越重要的作用。基板互连结构正成为大多数封装设计师的主要带宽限制。随着数据速率的不断增加,过渡到焊接凸点或金螺柱凸点倒装芯片互连或低损耗基板材料会导致成本过高。因此,提供高性能和低成本的包装解决方案变得越来越重要。本文的目的是提出一种用于高速器件的普通塑料球栅阵列(PBGA)封装设计方案。重点介绍了信号通路结构、导线键合、通孔通孔、球体放置策略和镀段等封装设计参数变化对其影响的电学仿真方法。本文的结论对高速封装电气设计具有一定的参考价值。
本文章由计算机程序翻译,如有差异,请以英文原文为准。
查看原文
分享 分享
微信好友 朋友圈 QQ好友 复制链接
本刊更多论文
High speed package design and electrical performance analysis
More and more high-speed data transmission formats such as rapid IO, hyper transport, Gigabit Ethernet, Serial ATA etc. are becoming prevalent. As substrate interconnection density and channel data rate are getting increasingly higher, various 3D effects, crosstalk, and discontinuity - induced ISI are playing a much more important role, for both signal channels and power distribution networks . The substrate interconnection structures are becoming the major bandwidth constraint for most of the package designer. As data rates continue to increase, transitioning to solder bump or Au stud bump flip-chip interconnects or low-loss substrate materials results in excessive cost. It is therefore increasingly important to provide a high performance and low-cost packaging solution. The aim of this paper is to proposal a design solution of normal plastic ball grid array (PBGA) package for high speed devices. The electrical simulation method of the effects of variation of package design parameters such as signal path structure, wire bonding, through hole via, ball placement tactic and plating stub are highlighted. The conclusion of this paper is recommendation for high-speed package electrical design.
求助全文
通过发布文献求助,成功后即可免费获取论文全文。 去求助
来源期刊
自引率
0.00%
发文量
0
期刊最新文献
Evaluate anti-shock property of solder bumps by impact test Modeling ion transport through molding compounds and its relation to product reliability The research of the inclusive cache used in multi-core processor The design of the Ku band Dielectric Resonator Oscillator Research on the cascaded inverters based on simplex DC power source
×
引用
GB/T 7714-2015
复制
MLA
复制
APA
复制
导出至
BibTeX EndNote RefMan NoteFirst NoteExpress
×
×
提示
您的信息不完整,为了账户安全,请先补充。
现在去补充
×
提示
您因"违规操作"
具体请查看互助需知
我知道了
×
提示
现在去查看 取消
×
提示
确定
0
微信
客服QQ
Book学术公众号 扫码关注我们
反馈
×
意见反馈
请填写您的意见或建议
请填写您的手机或邮箱
已复制链接
已复制链接
快去分享给好友吧!
我知道了
×
扫码分享
扫码分享
Book学术官方微信
Book学术文献互助
Book学术文献互助群
群 号:481959085
Book学术
文献互助 智能选刊 最新文献 互助须知 联系我们:info@booksci.cn
Book学术提供免费学术资源搜索服务,方便国内外学者检索中英文文献。致力于提供最便捷和优质的服务体验。
Copyright © 2023 Book学术 All rights reserved.
ghs 京公网安备 11010802042870号 京ICP备2023020795号-1