带柔性层的柔性晶圆级封装可靠性有限元分析

Peng Li, K. Pan, Ning Ye-xiang
{"title":"带柔性层的柔性晶圆级封装可靠性有限元分析","authors":"Peng Li, K. Pan, Ning Ye-xiang","doi":"10.1109/ICEPT.2008.4607122","DOIUrl":null,"url":null,"abstract":"Along with electronic products developing toward lighter, thinner, and multi-functional integration, chip scale package (CSP) has been widely used in electronic packages. Wafer level packaging (WLP) has become one dominant technology. However, applications of WLP are limited by solder joint fatigue due to stress generated by the CTE mismatch among different materials. Compliant wafer level packaging (CWLP) technology can be used to enhance thermal fatigue reliability of packages greatly. Structure of CWLP with compliant layer is introduced firstly. Subsequently, ANSYS software is employed, a quarter 3D model is developed based on 128MB DDR SDRAM, and the model is loaded on four thermal cycles from -40degC to 125degC. Finally, by combining simulation results with FEM results and experimental results in other studies, comparative analyses are performed based on different thickness of compliant layer. FEM results show that, CWLP structure with compliant layer studied is reasonable in relieving the stress generated by CTE mismatch. Parameters, such as thickness of compliant layer and compliant material, are both important factors impact reliability of solder joint greatly. Thermal fatigue reliability can be significantly improved by reasonable selections of these parameters.","PeriodicalId":6324,"journal":{"name":"2008 International Conference on Electronic Packaging Technology & High Density Packaging","volume":"7 1","pages":"1-4"},"PeriodicalIF":0.0000,"publicationDate":"2008-07-28","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"1","resultStr":"{\"title\":\"Finite element analysis of reliability on compliant wafer level packaging with compliant layer\",\"authors\":\"Peng Li, K. Pan, Ning Ye-xiang\",\"doi\":\"10.1109/ICEPT.2008.4607122\",\"DOIUrl\":null,\"url\":null,\"abstract\":\"Along with electronic products developing toward lighter, thinner, and multi-functional integration, chip scale package (CSP) has been widely used in electronic packages. Wafer level packaging (WLP) has become one dominant technology. However, applications of WLP are limited by solder joint fatigue due to stress generated by the CTE mismatch among different materials. Compliant wafer level packaging (CWLP) technology can be used to enhance thermal fatigue reliability of packages greatly. Structure of CWLP with compliant layer is introduced firstly. Subsequently, ANSYS software is employed, a quarter 3D model is developed based on 128MB DDR SDRAM, and the model is loaded on four thermal cycles from -40degC to 125degC. Finally, by combining simulation results with FEM results and experimental results in other studies, comparative analyses are performed based on different thickness of compliant layer. FEM results show that, CWLP structure with compliant layer studied is reasonable in relieving the stress generated by CTE mismatch. Parameters, such as thickness of compliant layer and compliant material, are both important factors impact reliability of solder joint greatly. Thermal fatigue reliability can be significantly improved by reasonable selections of these parameters.\",\"PeriodicalId\":6324,\"journal\":{\"name\":\"2008 International Conference on Electronic Packaging Technology & High Density Packaging\",\"volume\":\"7 1\",\"pages\":\"1-4\"},\"PeriodicalIF\":0.0000,\"publicationDate\":\"2008-07-28\",\"publicationTypes\":\"Journal Article\",\"fieldsOfStudy\":null,\"isOpenAccess\":false,\"openAccessPdf\":\"\",\"citationCount\":\"1\",\"resultStr\":null,\"platform\":\"Semanticscholar\",\"paperid\":null,\"PeriodicalName\":\"2008 International Conference on Electronic Packaging Technology & High Density Packaging\",\"FirstCategoryId\":\"1085\",\"ListUrlMain\":\"https://doi.org/10.1109/ICEPT.2008.4607122\",\"RegionNum\":0,\"RegionCategory\":null,\"ArticlePicture\":[],\"TitleCN\":null,\"AbstractTextCN\":null,\"PMCID\":null,\"EPubDate\":\"\",\"PubModel\":\"\",\"JCR\":\"\",\"JCRName\":\"\",\"Score\":null,\"Total\":0}","platform":"Semanticscholar","paperid":null,"PeriodicalName":"2008 International Conference on Electronic Packaging Technology & High Density Packaging","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/ICEPT.2008.4607122","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 1

摘要

随着电子产品向更轻、更薄、多功能集成化方向发展,芯片级封装(CSP)在电子封装中得到了广泛的应用。晶圆级封装(WLP)已成为一项主导技术。然而,由于不同材料之间的CTE不匹配产生的应力导致焊点疲劳,限制了WLP的应用。采用柔性晶圆级封装(CWLP)技术可以大大提高封装的热疲劳可靠性。首先介绍了柔性层CWLP的结构。随后,利用ANSYS软件,基于128MB DDR SDRAM建立四分之一三维模型,并在-40℃至125℃的4个热循环中加载该模型。最后,将仿真结果与有限元分析结果以及其他研究的实验结果相结合,对不同柔顺层厚度进行了对比分析。有限元分析结果表明,所研究的带柔顺层的CWLP结构在缓解CTE失配所产生的应力方面是合理的。柔性层厚度、柔性材料等参数都是影响焊点可靠性的重要因素。合理选择这些参数可显著提高热疲劳可靠性。
本文章由计算机程序翻译,如有差异,请以英文原文为准。
查看原文
分享 分享
微信好友 朋友圈 QQ好友 复制链接
本刊更多论文
Finite element analysis of reliability on compliant wafer level packaging with compliant layer
Along with electronic products developing toward lighter, thinner, and multi-functional integration, chip scale package (CSP) has been widely used in electronic packages. Wafer level packaging (WLP) has become one dominant technology. However, applications of WLP are limited by solder joint fatigue due to stress generated by the CTE mismatch among different materials. Compliant wafer level packaging (CWLP) technology can be used to enhance thermal fatigue reliability of packages greatly. Structure of CWLP with compliant layer is introduced firstly. Subsequently, ANSYS software is employed, a quarter 3D model is developed based on 128MB DDR SDRAM, and the model is loaded on four thermal cycles from -40degC to 125degC. Finally, by combining simulation results with FEM results and experimental results in other studies, comparative analyses are performed based on different thickness of compliant layer. FEM results show that, CWLP structure with compliant layer studied is reasonable in relieving the stress generated by CTE mismatch. Parameters, such as thickness of compliant layer and compliant material, are both important factors impact reliability of solder joint greatly. Thermal fatigue reliability can be significantly improved by reasonable selections of these parameters.
求助全文
通过发布文献求助,成功后即可免费获取论文全文。 去求助
来源期刊
自引率
0.00%
发文量
0
期刊最新文献
Evaluate anti-shock property of solder bumps by impact test Modeling ion transport through molding compounds and its relation to product reliability The research of the inclusive cache used in multi-core processor The design of the Ku band Dielectric Resonator Oscillator Research on the cascaded inverters based on simplex DC power source
×
引用
GB/T 7714-2015
复制
MLA
复制
APA
复制
导出至
BibTeX EndNote RefMan NoteFirst NoteExpress
×
×
提示
您的信息不完整,为了账户安全,请先补充。
现在去补充
×
提示
您因"违规操作"
具体请查看互助需知
我知道了
×
提示
现在去查看 取消
×
提示
确定
0
微信
客服QQ
Book学术公众号 扫码关注我们
反馈
×
意见反馈
请填写您的意见或建议
请填写您的手机或邮箱
已复制链接
已复制链接
快去分享给好友吧!
我知道了
×
扫码分享
扫码分享
Book学术官方微信
Book学术文献互助
Book学术文献互助群
群 号:481959085
Book学术
文献互助 智能选刊 最新文献 互助须知 联系我们:info@booksci.cn
Book学术提供免费学术资源搜索服务,方便国内外学者检索中英文文献。致力于提供最便捷和优质的服务体验。
Copyright © 2023 Book学术 All rights reserved.
ghs 京公网安备 11010802042870号 京ICP备2023020795号-1