{"title":"带柔性层的柔性晶圆级封装可靠性有限元分析","authors":"Peng Li, K. Pan, Ning Ye-xiang","doi":"10.1109/ICEPT.2008.4607122","DOIUrl":null,"url":null,"abstract":"Along with electronic products developing toward lighter, thinner, and multi-functional integration, chip scale package (CSP) has been widely used in electronic packages. Wafer level packaging (WLP) has become one dominant technology. However, applications of WLP are limited by solder joint fatigue due to stress generated by the CTE mismatch among different materials. Compliant wafer level packaging (CWLP) technology can be used to enhance thermal fatigue reliability of packages greatly. Structure of CWLP with compliant layer is introduced firstly. Subsequently, ANSYS software is employed, a quarter 3D model is developed based on 128MB DDR SDRAM, and the model is loaded on four thermal cycles from -40degC to 125degC. Finally, by combining simulation results with FEM results and experimental results in other studies, comparative analyses are performed based on different thickness of compliant layer. FEM results show that, CWLP structure with compliant layer studied is reasonable in relieving the stress generated by CTE mismatch. Parameters, such as thickness of compliant layer and compliant material, are both important factors impact reliability of solder joint greatly. Thermal fatigue reliability can be significantly improved by reasonable selections of these parameters.","PeriodicalId":6324,"journal":{"name":"2008 International Conference on Electronic Packaging Technology & High Density Packaging","volume":"7 1","pages":"1-4"},"PeriodicalIF":0.0000,"publicationDate":"2008-07-28","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"1","resultStr":"{\"title\":\"Finite element analysis of reliability on compliant wafer level packaging with compliant layer\",\"authors\":\"Peng Li, K. Pan, Ning Ye-xiang\",\"doi\":\"10.1109/ICEPT.2008.4607122\",\"DOIUrl\":null,\"url\":null,\"abstract\":\"Along with electronic products developing toward lighter, thinner, and multi-functional integration, chip scale package (CSP) has been widely used in electronic packages. Wafer level packaging (WLP) has become one dominant technology. However, applications of WLP are limited by solder joint fatigue due to stress generated by the CTE mismatch among different materials. Compliant wafer level packaging (CWLP) technology can be used to enhance thermal fatigue reliability of packages greatly. Structure of CWLP with compliant layer is introduced firstly. Subsequently, ANSYS software is employed, a quarter 3D model is developed based on 128MB DDR SDRAM, and the model is loaded on four thermal cycles from -40degC to 125degC. Finally, by combining simulation results with FEM results and experimental results in other studies, comparative analyses are performed based on different thickness of compliant layer. FEM results show that, CWLP structure with compliant layer studied is reasonable in relieving the stress generated by CTE mismatch. Parameters, such as thickness of compliant layer and compliant material, are both important factors impact reliability of solder joint greatly. Thermal fatigue reliability can be significantly improved by reasonable selections of these parameters.\",\"PeriodicalId\":6324,\"journal\":{\"name\":\"2008 International Conference on Electronic Packaging Technology & High Density Packaging\",\"volume\":\"7 1\",\"pages\":\"1-4\"},\"PeriodicalIF\":0.0000,\"publicationDate\":\"2008-07-28\",\"publicationTypes\":\"Journal Article\",\"fieldsOfStudy\":null,\"isOpenAccess\":false,\"openAccessPdf\":\"\",\"citationCount\":\"1\",\"resultStr\":null,\"platform\":\"Semanticscholar\",\"paperid\":null,\"PeriodicalName\":\"2008 International Conference on Electronic Packaging Technology & High Density Packaging\",\"FirstCategoryId\":\"1085\",\"ListUrlMain\":\"https://doi.org/10.1109/ICEPT.2008.4607122\",\"RegionNum\":0,\"RegionCategory\":null,\"ArticlePicture\":[],\"TitleCN\":null,\"AbstractTextCN\":null,\"PMCID\":null,\"EPubDate\":\"\",\"PubModel\":\"\",\"JCR\":\"\",\"JCRName\":\"\",\"Score\":null,\"Total\":0}","platform":"Semanticscholar","paperid":null,"PeriodicalName":"2008 International Conference on Electronic Packaging Technology & High Density Packaging","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/ICEPT.2008.4607122","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
Finite element analysis of reliability on compliant wafer level packaging with compliant layer
Along with electronic products developing toward lighter, thinner, and multi-functional integration, chip scale package (CSP) has been widely used in electronic packages. Wafer level packaging (WLP) has become one dominant technology. However, applications of WLP are limited by solder joint fatigue due to stress generated by the CTE mismatch among different materials. Compliant wafer level packaging (CWLP) technology can be used to enhance thermal fatigue reliability of packages greatly. Structure of CWLP with compliant layer is introduced firstly. Subsequently, ANSYS software is employed, a quarter 3D model is developed based on 128MB DDR SDRAM, and the model is loaded on four thermal cycles from -40degC to 125degC. Finally, by combining simulation results with FEM results and experimental results in other studies, comparative analyses are performed based on different thickness of compliant layer. FEM results show that, CWLP structure with compliant layer studied is reasonable in relieving the stress generated by CTE mismatch. Parameters, such as thickness of compliant layer and compliant material, are both important factors impact reliability of solder joint greatly. Thermal fatigue reliability can be significantly improved by reasonable selections of these parameters.