A. Kadoun, G. Brémond, D. Barbier, A. Laugier, J. Tardy, M. Gendry
{"title":"Effect of rapid thermal annealing on electrical properties of capped InP for MISFET device application","authors":"A. Kadoun, G. Brémond, D. Barbier, A. Laugier, J. Tardy, M. Gendry","doi":"10.1109/ICIPRM.1993.380643","DOIUrl":null,"url":null,"abstract":"InP is a promising substrate material for many microelectronic device applications. However, a crucial step in the process of fabrication of these devices is the post implantation annealing. Owing to phosphorous volatility, the InP surface is very sensitive to heat treatment, especially when high temperatures are required. An annealing procedure has been previously used in the process of fabrication of an InP MISFET which showed excellent static performance. This method consists of growth of a one micron thick lattice matched InGaAs layer by molecular beam epitaxy (MBE). This layer acts at the same time as an implantation mask and a protecting cap for the channel area during the high temperature post implantation annealing. Capacitance-voltage measurements and deep level transient spectroscopy analysis have been implemented for the purpose of investigating the effects of thermal treatments on the properties of the channel area underneath the InGaAs capping layer for this new method of encapsulation of InP. Thermal treatments involved in this particular technology are post implantation rapid thermal annealing, and the high temperature stage during the epitaxial growth.<<ETX>>","PeriodicalId":186256,"journal":{"name":"1993 (5th) International Conference on Indium Phosphide and Related Materials","volume":"334 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"1993-04-19","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"0","resultStr":null,"platform":"Semanticscholar","paperid":null,"PeriodicalName":"1993 (5th) International Conference on Indium Phosphide and Related Materials","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/ICIPRM.1993.380643","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 0
Abstract
InP is a promising substrate material for many microelectronic device applications. However, a crucial step in the process of fabrication of these devices is the post implantation annealing. Owing to phosphorous volatility, the InP surface is very sensitive to heat treatment, especially when high temperatures are required. An annealing procedure has been previously used in the process of fabrication of an InP MISFET which showed excellent static performance. This method consists of growth of a one micron thick lattice matched InGaAs layer by molecular beam epitaxy (MBE). This layer acts at the same time as an implantation mask and a protecting cap for the channel area during the high temperature post implantation annealing. Capacitance-voltage measurements and deep level transient spectroscopy analysis have been implemented for the purpose of investigating the effects of thermal treatments on the properties of the channel area underneath the InGaAs capping layer for this new method of encapsulation of InP. Thermal treatments involved in this particular technology are post implantation rapid thermal annealing, and the high temperature stage during the epitaxial growth.<>