A Power Efficient and Fast Transient Response Low Drop-Out Regulator in Standard CMOS Process

Chung-Wei Lin, Yen-Jen Liu
{"title":"A Power Efficient and Fast Transient Response Low Drop-Out Regulator in Standard CMOS Process","authors":"Chung-Wei Lin, Yen-Jen Liu","doi":"10.1109/VDAT.2006.258163","DOIUrl":null,"url":null,"abstract":"In this paper a low drop out regulator (LDO) is proposed, which can adaptively change driving current to the PMOS gate and have a fast transient response time. As we know, LDO circuits have to provide a regulated output voltage regardless of input voltage variation, load current variation, and process variation. A load transient test will test the transient behavior of changing output loading. In order to get a good performance in a load transient testing, a buffer with current driving capability is usually added in front of PMOS gate to make the transient response faster. This buffer needs to drive the PMOS gate, and it will consume a few quiescent current in LDO circuits. This static quiescent current will occupy a few percentage of power consumption of LDO circuits at a light load condition, and the efficiency of the LDO at a light load condition will be very poor. In this paper, we proposed a new architecture of LDO, which can adaptively change the driving current of the buffer to the PMOS gate. Then we can improve the efficiency of the LDO up to 10% at light load condition. Meanwhile, we can have a fast transient response time. The load transient response time from 1mA to 138mA is about 2mus, which is faster than other reference designs. This chip is manufactured in 0.35mum standard CMOS process, and it consumes 24muA in a light load condition","PeriodicalId":356198,"journal":{"name":"2006 International Symposium on VLSI Design, Automation and Test","volume":"1 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"2006-04-26","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"17","resultStr":null,"platform":"Semanticscholar","paperid":null,"PeriodicalName":"2006 International Symposium on VLSI Design, Automation and Test","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/VDAT.2006.258163","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 17

Abstract

In this paper a low drop out regulator (LDO) is proposed, which can adaptively change driving current to the PMOS gate and have a fast transient response time. As we know, LDO circuits have to provide a regulated output voltage regardless of input voltage variation, load current variation, and process variation. A load transient test will test the transient behavior of changing output loading. In order to get a good performance in a load transient testing, a buffer with current driving capability is usually added in front of PMOS gate to make the transient response faster. This buffer needs to drive the PMOS gate, and it will consume a few quiescent current in LDO circuits. This static quiescent current will occupy a few percentage of power consumption of LDO circuits at a light load condition, and the efficiency of the LDO at a light load condition will be very poor. In this paper, we proposed a new architecture of LDO, which can adaptively change the driving current of the buffer to the PMOS gate. Then we can improve the efficiency of the LDO up to 10% at light load condition. Meanwhile, we can have a fast transient response time. The load transient response time from 1mA to 138mA is about 2mus, which is faster than other reference designs. This chip is manufactured in 0.35mum standard CMOS process, and it consumes 24muA in a light load condition
查看原文
分享 分享
微信好友 朋友圈 QQ好友 复制链接
本刊更多论文
标准CMOS工艺中一种高效、快速的瞬态响应低差稳压器
本文提出了一种低降差稳压器(LDO),它能自适应地改变PMOS栅极的驱动电流,并具有快速的瞬态响应时间。正如我们所知,LDO电路必须提供一个可调节的输出电压,而不管输入电压变化、负载电流变化和工艺变化。负载暂态测试将测试输出负载变化的暂态行为。为了在负载暂态测试中获得良好的性能,通常在PMOS栅极前增加一个具有电流驱动能力的缓冲器,以提高暂态响应速度。该缓冲器需要驱动PMOS栅极,并且它将在LDO电路中消耗一些静态电流。在轻载条件下,这种静态静态电流将占用LDO电路功耗的几个百分比,并且LDO在轻载条件下的效率将非常差。本文提出了一种新的LDO结构,该结构可以自适应地改变缓冲器对PMOS栅极的驱动电流。在轻载条件下,LDO的效率可提高10%以上。同时,我们可以有一个快速的瞬态响应时间。从1mA到138mA的负载瞬态响应时间约为2mus,比其他参考设计更快。该芯片采用0.35 μ m标准CMOS工艺制造,轻载时功耗为24muA
本文章由计算机程序翻译,如有差异,请以英文原文为准。
求助全文
约1分钟内获得全文 去求助
来源期刊
自引率
0.00%
发文量
0
期刊最新文献
New LCD Display Technology for High Performance with Low Cost-Shared Pixel Rendering Display A Low-Power and Compact Sigma-Delta Voice-band Codec in a 0.18-μm CMOS Technology A VLSI Layout Legalization Technique Based on a Graph Fixing Algorithm Modeling of Hi-Q Embedded Inductors for RF-SOP Applications Floorplanning Multiple Reticles for Multi-project Wafers
×
引用
GB/T 7714-2015
复制
MLA
复制
APA
复制
导出至
BibTeX EndNote RefMan NoteFirst NoteExpress
×
×
提示
您的信息不完整,为了账户安全,请先补充。
现在去补充
×
提示
您因"违规操作"
具体请查看互助需知
我知道了
×
提示
现在去查看 取消
×
提示
确定
0
微信
客服QQ
Book学术公众号 扫码关注我们
反馈
×
意见反馈
请填写您的意见或建议
请填写您的手机或邮箱
已复制链接
已复制链接
快去分享给好友吧!
我知道了
×
扫码分享
扫码分享
Book学术官方微信
Book学术文献互助
Book学术文献互助群
群 号:481959085
Book学术
文献互助 智能选刊 最新文献 互助须知 联系我们:info@booksci.cn
Book学术提供免费学术资源搜索服务,方便国内外学者检索中英文文献。致力于提供最便捷和优质的服务体验。
Copyright © 2023 Book学术 All rights reserved.
ghs 京公网安备 11010802042870号 京ICP备2023020795号-1