Hot-Carrier acceleration factors for low power management in DC-AC stressed 40nm NMOS node at high temperature

A. Bravaix, C. Guérin, Vincent Huard, David Roy, J. M. Roux, Emmanuel Vincent
{"title":"Hot-Carrier acceleration factors for low power management in DC-AC stressed 40nm NMOS node at high temperature","authors":"A. Bravaix, C. Guérin, Vincent Huard, David Roy, J. M. Roux, Emmanuel Vincent","doi":"10.1109/IRPS.2009.5173308","DOIUrl":null,"url":null,"abstract":"Channel Hot-Carrier degradation presents a renewed interest in the last NMOS nodes where the device reliability of bulk silicon (core) 40nm and Input/Output (IO) device is difficult to achieve at high temperature as a function of supply voltage VDD and back bias V<inf>BS</inf>. A three mode interface trap generation is proposed based on the energy acquisition involved in distinct interactions in all the V<inf>GS</inf>, V<inf>DS</inf> (V<inf>BS</inf>) conditions as a single I<inf>DS</inf> lifetime dependence is observed with V<inf>GD</inf> > 0. This gives a new age(t) function useful for accurate DC to AC transfers. Positive temperature activation is explained by the rise of ionization rate with electron-electron scattering (medium I<inf>DS</inf>) and multi vibrational excitation (higher I<inf>DS</inf>) which increase the H desorption by thermal emission. The use of forward VBS has shown no gain under CHC for both device types. The main limitation occurs under reverse V<inf>BS</inf> = −V<inf>DD</inf> in IO where the smaller temperature activation partially compensates the larger damage. In that case a security margin can be established giving a limit of V<inf>BS</inf> = −V<inf>DD</inf>/2 for design reliability.","PeriodicalId":345860,"journal":{"name":"2009 IEEE International Reliability Physics Symposium","volume":"77 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"2009-04-26","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"164","resultStr":null,"platform":"Semanticscholar","paperid":null,"PeriodicalName":"2009 IEEE International Reliability Physics Symposium","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/IRPS.2009.5173308","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 164

Abstract

Channel Hot-Carrier degradation presents a renewed interest in the last NMOS nodes where the device reliability of bulk silicon (core) 40nm and Input/Output (IO) device is difficult to achieve at high temperature as a function of supply voltage VDD and back bias VBS. A three mode interface trap generation is proposed based on the energy acquisition involved in distinct interactions in all the VGS, VDS (VBS) conditions as a single IDS lifetime dependence is observed with VGD > 0. This gives a new age(t) function useful for accurate DC to AC transfers. Positive temperature activation is explained by the rise of ionization rate with electron-electron scattering (medium IDS) and multi vibrational excitation (higher IDS) which increase the H desorption by thermal emission. The use of forward VBS has shown no gain under CHC for both device types. The main limitation occurs under reverse VBS = −VDD in IO where the smaller temperature activation partially compensates the larger damage. In that case a security margin can be established giving a limit of VBS = −VDD/2 for design reliability.
查看原文
分享 分享
微信好友 朋友圈 QQ好友 复制链接
本刊更多论文
高温下直流-交流应力40nm NMOS节点低功耗管理的热载流子加速系数
通道热载流子退化在最后的NMOS节点中重新引起了人们的兴趣,在这些节点中,40nm硅(核心)和输入/输出(IO)器件的可靠性在高温下很难实现,这是电源电压VDD和反向偏置VBS的函数。在所有VGS、VDS (VBS)条件下,由于单个IDS寿命依赖于VGD > 0,提出了一种基于不同相互作用所涉及的能量获取的三模式界面陷阱生成。这给出了一个新的年龄(t)函数,用于准确的直流到交流转换。正温度活化是由电子-电子散射(中等IDS)和多振动激发(高IDS)引起的电离速率的上升来解释的,它们增加了热发射的氢解吸。对于两种设备类型,在CHC下使用正向VBS没有显示增益。主要限制发生在IO中反向VBS =−VDD的情况下,较小的温度激活部分补偿了较大的损坏。在这种情况下,可以建立安全余量,为设计可靠性提供VBS =−VDD/2的限制。
本文章由计算机程序翻译,如有差异,请以英文原文为准。
求助全文
约1分钟内获得全文 去求助
来源期刊
自引率
0.00%
发文量
0
期刊最新文献
Life-stress relationship for thin film transistor gate line interconnects on flexible substrates The mechanism of device damage during bump process for flip-chip package Very fast transient simulation and measurement methodology for ESD technology development Field effect diode for effective CDM ESD protection in 45 nm SOI technology Reliability challenges for power devices under active cycling
×
引用
GB/T 7714-2015
复制
MLA
复制
APA
复制
导出至
BibTeX EndNote RefMan NoteFirst NoteExpress
×
×
提示
您的信息不完整,为了账户安全,请先补充。
现在去补充
×
提示
您因"违规操作"
具体请查看互助需知
我知道了
×
提示
现在去查看 取消
×
提示
确定
0
微信
客服QQ
Book学术公众号 扫码关注我们
反馈
×
意见反馈
请填写您的意见或建议
请填写您的手机或邮箱
已复制链接
已复制链接
快去分享给好友吧!
我知道了
×
扫码分享
扫码分享
Book学术官方微信
Book学术文献互助
Book学术文献互助群
群 号:481959085
Book学术
文献互助 智能选刊 最新文献 互助须知 联系我们:info@booksci.cn
Book学术提供免费学术资源搜索服务,方便国内外学者检索中英文文献。致力于提供最便捷和优质的服务体验。
Copyright © 2023 Book学术 All rights reserved.
ghs 京公网安备 11010802042870号 京ICP备2023020795号-1