{"title":"Intrinsic limitations on the performance and reliability of high-k gate dielectrics for advanced silicon devices","authors":"G. Lucovsky","doi":"10.1109/IRWS.2005.1609592","DOIUrl":null,"url":null,"abstract":"This paper is based on a tutorial/contributed paper pairing that addresses intrinsic limitations for the substitution of high-k gate dielectrics for SiO2 and Si oxynitride alloys in order to extend the scaling of complementary metal oxide semiconductor (CMOS) integrated circuits and systems for at least another 15 to 20 years. An understanding of the intrinsic limitations of the these proposed alternative high-k dielectrics is developed in a systematic way by first addressing the electronic structure differences of these alternative dielectrics with respect to SiO2 and Si oxynitride alloys, and then addressing the issues related to the entire gate stack including: i) interfaces with Si substrate; ii) the gate electrode; and iii) internal dielectric interfaces between the high-k dielectric and interfacial layers, e.g., nitride SiO2 at the Si interface","PeriodicalId":214130,"journal":{"name":"2005 IEEE International Integrated Reliability Workshop","volume":"1 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"2005-10-17","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"3","resultStr":null,"platform":"Semanticscholar","paperid":null,"PeriodicalName":"2005 IEEE International Integrated Reliability Workshop","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/IRWS.2005.1609592","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 3
Abstract
This paper is based on a tutorial/contributed paper pairing that addresses intrinsic limitations for the substitution of high-k gate dielectrics for SiO2 and Si oxynitride alloys in order to extend the scaling of complementary metal oxide semiconductor (CMOS) integrated circuits and systems for at least another 15 to 20 years. An understanding of the intrinsic limitations of the these proposed alternative high-k dielectrics is developed in a systematic way by first addressing the electronic structure differences of these alternative dielectrics with respect to SiO2 and Si oxynitride alloys, and then addressing the issues related to the entire gate stack including: i) interfaces with Si substrate; ii) the gate electrode; and iii) internal dielectric interfaces between the high-k dielectric and interfacial layers, e.g., nitride SiO2 at the Si interface