A BIST scheme for testing analog-to-digital converters with digital response analyses

Y. Wen
{"title":"A BIST scheme for testing analog-to-digital converters with digital response analyses","authors":"Y. Wen","doi":"10.1109/VTS.2005.6","DOIUrl":null,"url":null,"abstract":"This paper presents a built-in self-test (BIST) scheme for testing ADC s static parameters that include offset error, gain error, integral non-linearity (INL) and differential non-linearity (DNL). The main components in the scheme contain control circuit, differential integrator and test response analyzer (TRA). A system clock pulse is used to trig a counter and inputted to control circuit that regulates the frequency, duty cycle and amplitude of the system clock pulse to output a regulated clock signal (RLK). The RLK is integrated by the integrator to become a called step-ramp stimulus. The correct synchronization between the step-ramp stimulus and the counter output codes is achieved. Then the digital TRA can be designed by analyzing the ADC's output codes and the references of the counter's output codes. With the integration of gradually increasing duty cycles of the RLK to compensate the nonlinear leakage currents depending on the increasing voltages of the integrator, the high accurate step-ramp stimulus is generated. Simulation results show that the accuracies of all step-ramp pieces of the stimulus are within 0.5% LSB.","PeriodicalId":268324,"journal":{"name":"23rd IEEE VLSI Test Symposium (VTS'05)","volume":"114 4 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"2005-05-01","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"25","resultStr":null,"platform":"Semanticscholar","paperid":null,"PeriodicalName":"23rd IEEE VLSI Test Symposium (VTS'05)","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/VTS.2005.6","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 25

Abstract

This paper presents a built-in self-test (BIST) scheme for testing ADC s static parameters that include offset error, gain error, integral non-linearity (INL) and differential non-linearity (DNL). The main components in the scheme contain control circuit, differential integrator and test response analyzer (TRA). A system clock pulse is used to trig a counter and inputted to control circuit that regulates the frequency, duty cycle and amplitude of the system clock pulse to output a regulated clock signal (RLK). The RLK is integrated by the integrator to become a called step-ramp stimulus. The correct synchronization between the step-ramp stimulus and the counter output codes is achieved. Then the digital TRA can be designed by analyzing the ADC's output codes and the references of the counter's output codes. With the integration of gradually increasing duty cycles of the RLK to compensate the nonlinear leakage currents depending on the increasing voltages of the integrator, the high accurate step-ramp stimulus is generated. Simulation results show that the accuracies of all step-ramp pieces of the stimulus are within 0.5% LSB.
查看原文
分享 分享
微信好友 朋友圈 QQ好友 复制链接
本刊更多论文
采用数字响应分析测试模数转换器的BIST方案
本文提出了一种内置自检(BIST)方案,用于测试ADC的静态参数,包括偏置误差、增益误差、积分非线性和微分非线性。该方案主要由控制电路、差分积分器和测试响应分析仪组成。系统时钟脉冲用于触发计数器,并输入到控制电路,控制电路调节系统时钟脉冲的频率、占空比和幅度,以输出被调节时钟信号(RLK)。RLK被积分器积分成为一个阶梯-斜坡刺激。在阶梯斜坡刺激和计数器输出代码之间实现了正确的同步。然后通过分析ADC的输出码和计数器输出码的参考来设计数字TRA。通过对RLK逐渐增大的占空比进行积分来补偿非线性泄漏电流,从而产生高精度的阶跃斜坡刺激。仿真结果表明,该刺激的所有阶梯-斜坡块的精度都在0.5% LSB以内。
本文章由计算机程序翻译,如有差异,请以英文原文为准。
求助全文
约1分钟内获得全文 去求助
来源期刊
自引率
0.00%
发文量
0
期刊最新文献
An economic selecting model for DFT strategies Defect screening using independent component analysis on I/sub DDQ/ Experimental evaluation of bridge patterns for a high performance microprocessor Production test methods for measuring 'out-of-band' interference of ultra wide band (UWB) devices Diagnosis of the failing component in RF receivers through adaptive full-path measurements
×
引用
GB/T 7714-2015
复制
MLA
复制
APA
复制
导出至
BibTeX EndNote RefMan NoteFirst NoteExpress
×
×
提示
您的信息不完整,为了账户安全,请先补充。
现在去补充
×
提示
您因"违规操作"
具体请查看互助需知
我知道了
×
提示
现在去查看 取消
×
提示
确定
0
微信
客服QQ
Book学术公众号 扫码关注我们
反馈
×
意见反馈
请填写您的意见或建议
请填写您的手机或邮箱
已复制链接
已复制链接
快去分享给好友吧!
我知道了
×
扫码分享
扫码分享
Book学术官方微信
Book学术文献互助
Book学术文献互助群
群 号:481959085
Book学术
文献互助 智能选刊 最新文献 互助须知 联系我们:info@booksci.cn
Book学术提供免费学术资源搜索服务,方便国内外学者检索中英文文献。致力于提供最便捷和优质的服务体验。
Copyright © 2023 Book学术 All rights reserved.
ghs 京公网安备 11010802042870号 京ICP备2023020795号-1