Customized wafer level verification methodology: quality risk pre-diagnosis with enhanced screen-ability of stand-by stress-related deteriorations

Jiyoung Yoon, Bumgi Lee, Jaehee Song, Bokyoung Kang, Sangho Lee, Doh-Soon Kwak, Heonsang Lim, Ilsang Park, Jonghoon Kim, S. Pae
{"title":"Customized wafer level verification methodology: quality risk pre-diagnosis with enhanced screen-ability of stand-by stress-related deteriorations","authors":"Jiyoung Yoon, Bumgi Lee, Jaehee Song, Bokyoung Kang, Sangho Lee, Doh-Soon Kwak, Heonsang Lim, Ilsang Park, Jonghoon Kim, S. Pae","doi":"10.1109/IRPS48203.2023.10117800","DOIUrl":null,"url":null,"abstract":"This paper presents an accelerated stress of product at the wafer level for quality evaluations by performing pre-assessment of stand-by stress-related deteriorations. It is a customized defect-inducing evaluation methodology designed to have consistency with longer term package level test. The test was conducted on 18-nm 8Gb DDR4 DRAM wafers under various time and voltage stress conditions at elevated temperature to find the optimal condition for quality monitoring purpose. Then, the screen-ability was empirically verified through physical failure analysis and statistically verified through Fisher's Exact Test.","PeriodicalId":159030,"journal":{"name":"2023 IEEE International Reliability Physics Symposium (IRPS)","volume":"79 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"2023-03-01","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"0","resultStr":null,"platform":"Semanticscholar","paperid":null,"PeriodicalName":"2023 IEEE International Reliability Physics Symposium (IRPS)","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/IRPS48203.2023.10117800","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 0

Abstract

This paper presents an accelerated stress of product at the wafer level for quality evaluations by performing pre-assessment of stand-by stress-related deteriorations. It is a customized defect-inducing evaluation methodology designed to have consistency with longer term package level test. The test was conducted on 18-nm 8Gb DDR4 DRAM wafers under various time and voltage stress conditions at elevated temperature to find the optimal condition for quality monitoring purpose. Then, the screen-ability was empirically verified through physical failure analysis and statistically verified through Fisher's Exact Test.
查看原文
分享 分享
微信好友 朋友圈 QQ好友 复制链接
本刊更多论文
定制晶圆级验证方法:质量风险预诊断与待机应力相关的恶化增强筛选能力
本文通过对待机应力相关的退化进行预评估,提出了晶圆级产品的加速应力以进行质量评估。它是一种定制的缺陷诱导评估方法,旨在与长期的包级测试保持一致。在18nm 8Gb DDR4 DRAM晶圆上进行了不同时间和电压应力条件下的高温测试,以寻找质量监测的最佳条件。然后,通过物理失效分析对筛分能力进行实证验证,并通过Fisher精确检验进行统计验证。
本文章由计算机程序翻译,如有差异,请以英文原文为准。
求助全文
约1分钟内获得全文 去求助
来源期刊
自引率
0.00%
发文量
0
期刊最新文献
Insight Into HCI Reliability on I/O Nitrided Devices Signal duration sensitive degradation in scaled devices Investigation on NBTI Control Techniques of HKMG Transistors for Low-power DRAM applications Current Injection Effect on ESD Behaviors of the Parasitic Bipolar Transistors inside P+/N-well diode GHz Cycle-to-Cycle Variation in Ultra-scaled FinFETs: From the Time-Zero to the Aging States
×
引用
GB/T 7714-2015
复制
MLA
复制
APA
复制
导出至
BibTeX EndNote RefMan NoteFirst NoteExpress
×
×
提示
您的信息不完整,为了账户安全,请先补充。
现在去补充
×
提示
您因"违规操作"
具体请查看互助需知
我知道了
×
提示
现在去查看 取消
×
提示
确定
0
微信
客服QQ
Book学术公众号 扫码关注我们
反馈
×
意见反馈
请填写您的意见或建议
请填写您的手机或邮箱
已复制链接
已复制链接
快去分享给好友吧!
我知道了
×
扫码分享
扫码分享
Book学术官方微信
Book学术文献互助
Book学术文献互助群
群 号:481959085
Book学术
文献互助 智能选刊 最新文献 互助须知 联系我们:info@booksci.cn
Book学术提供免费学术资源搜索服务,方便国内外学者检索中英文文献。致力于提供最便捷和优质的服务体验。
Copyright © 2023 Book学术 All rights reserved.
ghs 京公网安备 11010802042870号 京ICP备2023020795号-1