J. Koo, L. Jiang, L. Zhang, P. Zhou, Sankha Banerjee, T. Kenny, J. Santiago, K. Goodson
{"title":"Modeling of two-phase microchannel heat sinks for VLSI chips","authors":"J. Koo, L. Jiang, L. Zhang, P. Zhou, Sankha Banerjee, T. Kenny, J. Santiago, K. Goodson","doi":"10.1109/MEMSYS.2001.906568","DOIUrl":null,"url":null,"abstract":"Microchannel heat sinks with forced convective boiling can satisfy the increasing heat removal requirements of VLSI chips. But little is known about two-phase boiling flow in channels with cross-sectional dimensions below 100 /spl mu/m. This work develops and experimentally verifies microchannel simulations, which relate the temperature field to the applied power and flowrate. The simulations consider silicon conduction and assume an immediate transition to homogeneous misty flow, without the bubbly and plug-flow regimes in larger channels. Pressure drop and wall temperature predictions are consistent with data for a channel with cross-sectional dimensions of 50 /spl mu/m/spl times/70 /spl mu/m. The simulations explore the performance of a novel heat sink system with an electrokinetic pump for the liquid phase, which provides 1 atm and 15 ml/min. A temperature rise below 40 K is predicted for a 200 W heat sink for a 25 mm/spl times/25 mm chip.","PeriodicalId":311365,"journal":{"name":"Technical Digest. MEMS 2001. 14th IEEE International Conference on Micro Electro Mechanical Systems (Cat. No.01CH37090)","volume":"54 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"2001-01-21","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"56","resultStr":null,"platform":"Semanticscholar","paperid":null,"PeriodicalName":"Technical Digest. MEMS 2001. 14th IEEE International Conference on Micro Electro Mechanical Systems (Cat. No.01CH37090)","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/MEMSYS.2001.906568","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 56
Abstract
Microchannel heat sinks with forced convective boiling can satisfy the increasing heat removal requirements of VLSI chips. But little is known about two-phase boiling flow in channels with cross-sectional dimensions below 100 /spl mu/m. This work develops and experimentally verifies microchannel simulations, which relate the temperature field to the applied power and flowrate. The simulations consider silicon conduction and assume an immediate transition to homogeneous misty flow, without the bubbly and plug-flow regimes in larger channels. Pressure drop and wall temperature predictions are consistent with data for a channel with cross-sectional dimensions of 50 /spl mu/m/spl times/70 /spl mu/m. The simulations explore the performance of a novel heat sink system with an electrokinetic pump for the liquid phase, which provides 1 atm and 15 ml/min. A temperature rise below 40 K is predicted for a 200 W heat sink for a 25 mm/spl times/25 mm chip.