{"title":"A bootstrapped CMOS circuit technique for low-voltage application","authors":"B. Kong, D. Kang, Young-Hyun Jun","doi":"10.1109/ICVC.1999.820908","DOIUrl":null,"url":null,"abstract":"Novel low-voltage CMOS logic family, called bootstrapped latched CMOS logic (BLCL), and demand-on-boosting bootstrapped latched CMOS logic (DB-BLCL) are proposed for low-voltage and low-power applications. These circuits improve operation speed at low supply voltage region for driving a large capacitive load by boosting internal nodes beyond the power supply or below the ground using a single bootstrap capacitor. They provide larger bootstrap voltages than the conventional CMOS bootstrap circuit by eliminating charge loss from the bootstrap nodes. Moreover, each bootstrap node in DB-BLCL circuit is boosted on demand depending on the input and output values to minimize the average power consumption and the drivers are transiently overdriven during only the output transition period for device reliability. These circuits were designed using 0.35 /spl mu/m CMOS process technology. The comparison result indicates that BLCL provides switching speed improvements of 15-30% with comparable power consumption as compared to the conventional bootstrapped circuit. In addition, DB-BLCL obtains the same switching speed improvement as BLCL with 33% less power consumption due to unique demand-on bootstrapping capability.","PeriodicalId":13415,"journal":{"name":"ICVC '99. 6th International Conference on VLSI and CAD (Cat. No.99EX361)","volume":"4 1","pages":"289-292"},"PeriodicalIF":0.0000,"publicationDate":"1999-10-26","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"12","resultStr":null,"platform":"Semanticscholar","paperid":null,"PeriodicalName":"ICVC '99. 6th International Conference on VLSI and CAD (Cat. No.99EX361)","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/ICVC.1999.820908","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 12
Abstract
Novel low-voltage CMOS logic family, called bootstrapped latched CMOS logic (BLCL), and demand-on-boosting bootstrapped latched CMOS logic (DB-BLCL) are proposed for low-voltage and low-power applications. These circuits improve operation speed at low supply voltage region for driving a large capacitive load by boosting internal nodes beyond the power supply or below the ground using a single bootstrap capacitor. They provide larger bootstrap voltages than the conventional CMOS bootstrap circuit by eliminating charge loss from the bootstrap nodes. Moreover, each bootstrap node in DB-BLCL circuit is boosted on demand depending on the input and output values to minimize the average power consumption and the drivers are transiently overdriven during only the output transition period for device reliability. These circuits were designed using 0.35 /spl mu/m CMOS process technology. The comparison result indicates that BLCL provides switching speed improvements of 15-30% with comparable power consumption as compared to the conventional bootstrapped circuit. In addition, DB-BLCL obtains the same switching speed improvement as BLCL with 33% less power consumption due to unique demand-on bootstrapping capability.