The effect of ILD material and BPSG densification anneal on the device characteristics

Jongwan Jung, Youngjong Lee, J. Hwang, Kyungho Lee
{"title":"The effect of ILD material and BPSG densification anneal on the device characteristics","authors":"Jongwan Jung, Youngjong Lee, J. Hwang, Kyungho Lee","doi":"10.1109/ICVC.1999.820972","DOIUrl":null,"url":null,"abstract":"We examined the effect of inter-level dielectric (ILD) and densification anneal on device characteristics, such as polysilicon (poly-Si) activation, silicide resistance, and gate oxide integrity (GOI). For the sample with PTEOS/USG/PTEOS as ILD, any significant degradation of poly-Si activation and silicide resistance was not observed. But gate oxide was severely damaged due to PID. On the other hand, the sample with HLD/BPSG/PTEOS as ILD was free from PID. However, the poly-Si activation and silicide resistance significantly varied depending on the BPSG densification anneal. Our results shows that we should make a compromise between the dopant activation and silicide resistance.","PeriodicalId":13415,"journal":{"name":"ICVC '99. 6th International Conference on VLSI and CAD (Cat. No.99EX361)","volume":"41 1","pages":"473-475"},"PeriodicalIF":0.0000,"publicationDate":"1999-10-26","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"0","resultStr":null,"platform":"Semanticscholar","paperid":null,"PeriodicalName":"ICVC '99. 6th International Conference on VLSI and CAD (Cat. No.99EX361)","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/ICVC.1999.820972","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 0

Abstract

We examined the effect of inter-level dielectric (ILD) and densification anneal on device characteristics, such as polysilicon (poly-Si) activation, silicide resistance, and gate oxide integrity (GOI). For the sample with PTEOS/USG/PTEOS as ILD, any significant degradation of poly-Si activation and silicide resistance was not observed. But gate oxide was severely damaged due to PID. On the other hand, the sample with HLD/BPSG/PTEOS as ILD was free from PID. However, the poly-Si activation and silicide resistance significantly varied depending on the BPSG densification anneal. Our results shows that we should make a compromise between the dopant activation and silicide resistance.
查看原文
分享 分享
微信好友 朋友圈 QQ好友 复制链接
本刊更多论文
ILD材料和BPSG致密化退火对器件特性的影响
我们研究了层间介电(ILD)和致密化退火对器件特性的影响,如多晶硅(poly-Si)活化、硅化电阻和栅氧化物完整性(GOI)。对于以PTEOS/USG/PTEOS为ILD的样品,未观察到任何明显的多晶硅活化和硅化物抗性退化。但是由于PID导致栅氧化严重损坏。另一方面,HLD/BPSG/PTEOS为ILD的样品无PID。然而,随着BPSG致密化退火的不同,其多晶硅活化和抗硅化物性能发生了显著变化。我们的结果表明,我们应该在掺杂剂活化和抗硅化物之间做出妥协。
本文章由计算机程序翻译,如有差异,请以英文原文为准。
求助全文
约1分钟内获得全文 去求助
来源期刊
自引率
0.00%
发文量
0
期刊最新文献
Plasma induced charging damage on thin gate oxide A 1.25-GBaud CMOS transceiver with on-chip terminator and voltage mode driver for Gigabit Ethernet 1000Base-X A sense amplifier-based CMOS flip-flop with an enhanced output transition time for high-performance microprocessors Comparison of the characteristics of tunneling oxide and tunneling ON for p-channel nano-crystal memory Double precharge TSPC for high-speed dual-modulus prescaler
×
引用
GB/T 7714-2015
复制
MLA
复制
APA
复制
导出至
BibTeX EndNote RefMan NoteFirst NoteExpress
×
×
提示
您的信息不完整,为了账户安全,请先补充。
现在去补充
×
提示
您因"违规操作"
具体请查看互助需知
我知道了
×
提示
现在去查看 取消
×
提示
确定
0
微信
客服QQ
Book学术公众号 扫码关注我们
反馈
×
意见反馈
请填写您的意见或建议
请填写您的手机或邮箱
已复制链接
已复制链接
快去分享给好友吧!
我知道了
×
扫码分享
扫码分享
Book学术官方微信
Book学术文献互助
Book学术文献互助群
群 号:481959085
Book学术
文献互助 智能选刊 最新文献 互助须知 联系我们:info@booksci.cn
Book学术提供免费学术资源搜索服务,方便国内外学者检索中英文文献。致力于提供最便捷和优质的服务体验。
Copyright © 2023 Book学术 All rights reserved.
ghs 京公网安备 11010802042870号 京ICP备2023020795号-1