{"title":"A pipelined row address decoding scheme for hierarchical word line structure DRAM","authors":"Young-Min Hong, Young-Hyun Jun, L. Kim","doi":"10.1109/ICVC.1999.820899","DOIUrl":null,"url":null,"abstract":"We propose a fast row cycle DRAM core architecture, which employs the pipelined row address decoding scheme for an hierarchical word line structure. The pipelined row address decoding scheme decreases the amount of the skew during the decoding operation. We obtain the row cycle time by reducing the latency from the beginning of the input address signal to the latching of the sub word line signal. We confirm an 9.14 ns row address cycle time at 2.5 V, even when a row address in the identical cell array is successively accessed by HSPICE simulation based on a LG 0.18 /spl mu/m technology. Adding the latch circuits for pipelining, the area penalty is only 2% of the total size compared with conventional pipelined row address decoding schemes and power dissipation is about 7.5% larger.","PeriodicalId":13415,"journal":{"name":"ICVC '99. 6th International Conference on VLSI and CAD (Cat. No.99EX361)","volume":"69 1","pages":"259-262"},"PeriodicalIF":0.0000,"publicationDate":"1999-10-26","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"0","resultStr":null,"platform":"Semanticscholar","paperid":null,"PeriodicalName":"ICVC '99. 6th International Conference on VLSI and CAD (Cat. No.99EX361)","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/ICVC.1999.820899","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 0
Abstract
We propose a fast row cycle DRAM core architecture, which employs the pipelined row address decoding scheme for an hierarchical word line structure. The pipelined row address decoding scheme decreases the amount of the skew during the decoding operation. We obtain the row cycle time by reducing the latency from the beginning of the input address signal to the latching of the sub word line signal. We confirm an 9.14 ns row address cycle time at 2.5 V, even when a row address in the identical cell array is successively accessed by HSPICE simulation based on a LG 0.18 /spl mu/m technology. Adding the latch circuits for pipelining, the area penalty is only 2% of the total size compared with conventional pipelined row address decoding schemes and power dissipation is about 7.5% larger.