Chao-Ching Cheng, Yun-Yan Chung, Uing-Yang Li, Chao-Ting Lin, Chi-Feng Li, Jyun-Hong Chen, T. Lai, Kai-Shin Li, J. Shieh, S. Su, H. Chiang, Tzu-Chiang Chen, Lain‐Jong Li, H. P. Wong, C. Chien
{"title":"First demonstration of 40-nm channel length top-gate WS2 pFET using channel area-selective CVD growth directly on SiOx/Si substrate","authors":"Chao-Ching Cheng, Yun-Yan Chung, Uing-Yang Li, Chao-Ting Lin, Chi-Feng Li, Jyun-Hong Chen, T. Lai, Kai-Shin Li, J. Shieh, S. Su, H. Chiang, Tzu-Chiang Chen, Lain‐Jong Li, H. P. Wong, C. Chien","doi":"10.23919/VLSIT.2019.8776498","DOIUrl":null,"url":null,"abstract":"Area-selective channel material growth for 2D transistors is more desirable for volume manufacturing than exfoliation or wet/dry transfer after large area growth. We demonstrate the first top-gate WS2 p-channel field-effect transistors (p-FETs) fabricated on SiOx/Si substrate using channel area-selective CVD growth. Smooth and uniform WS2 comprising approximately 6 layers was formed by area-selective CVD growth in which a patterned tungsten-source/drain served as the seed for WS2 growth. For a 40 nm gate length transistor, the device has impressive electrical characteristics: on/off ratio of ~106, a S.S. of ~97 mV/dec., and nearly zero DIBL.","PeriodicalId":6752,"journal":{"name":"2019 Symposium on VLSI Technology","volume":"54 1","pages":"T244-T245"},"PeriodicalIF":0.0000,"publicationDate":"2019-06-09","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"19","resultStr":null,"platform":"Semanticscholar","paperid":null,"PeriodicalName":"2019 Symposium on VLSI Technology","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.23919/VLSIT.2019.8776498","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 19
Abstract
Area-selective channel material growth for 2D transistors is more desirable for volume manufacturing than exfoliation or wet/dry transfer after large area growth. We demonstrate the first top-gate WS2 p-channel field-effect transistors (p-FETs) fabricated on SiOx/Si substrate using channel area-selective CVD growth. Smooth and uniform WS2 comprising approximately 6 layers was formed by area-selective CVD growth in which a patterned tungsten-source/drain served as the seed for WS2 growth. For a 40 nm gate length transistor, the device has impressive electrical characteristics: on/off ratio of ~106, a S.S. of ~97 mV/dec., and nearly zero DIBL.