Buried metal line compatible with 3D sequential integration for top tier planar devices dynamic Vth tuning and RF shielding applications

A. Vandooren, Z. Wu, A. Khaled, J. Franco, B. Parvais, W. Li, L. Witters, A. Walke, L. Peng, N. Rassoul, P. Matagne, H. Debruyn, G. Jamieson, F. Inoue, K. Devriendt, L. Teugels, N. Heylen, E. Vecchio, T. Zheng, D. Radisic, E. Rosseel, W. Vanherle, A. Hikavyy, B. Chan, G. Besnard, W. Schwarzenbach, G. Gaudin, I. Radu, B. Nguyen, N. Waldron, V. De Heyn, S. Demuynck, J. Boemmels, J. Ryckaert, N. Collaert, D. Mocuta
{"title":"Buried metal line compatible with 3D sequential integration for top tier planar devices dynamic Vth tuning and RF shielding applications","authors":"A. Vandooren, Z. Wu, A. Khaled, J. Franco, B. Parvais, W. Li, L. Witters, A. Walke, L. Peng, N. Rassoul, P. Matagne, H. Debruyn, G. Jamieson, F. Inoue, K. Devriendt, L. Teugels, N. Heylen, E. Vecchio, T. Zheng, D. Radisic, E. Rosseel, W. Vanherle, A. Hikavyy, B. Chan, G. Besnard, W. Schwarzenbach, G. Gaudin, I. Radu, B. Nguyen, N. Waldron, V. De Heyn, S. Demuynck, J. Boemmels, J. Ryckaert, N. Collaert, D. Mocuta","doi":"10.23919/VLSIT.2019.8776490","DOIUrl":null,"url":null,"abstract":"3D sequential integration is shown to be compatible with a back gate implementation suitable for dynamic Vthtuning of the FDSOI top tier devices. The back gate is inserted seamlessly into the 3D sequential process flow during the top Si layer transfer, providing a close proximity to the top tier device, as well as a uniform and high quality thermal back oxide. A threshold voltage tuning of ~103mV/V and ~139mV/V is obtained in p-and nMOS top tier junction-less devices, respectively, over a back gate bias range of +/-2V. BTI reliability measurements show no detrimental impact of the back gate bias. Back-gating can therefore be used to enhance the $I_{ON}$ performance with no reliability penalty. The buried metal line is also shown to lower crosstalk by metal shielding insertion between top and bottom tier metal lines, with a reduction larger than 10dB up to 45GHz.","PeriodicalId":6752,"journal":{"name":"2019 Symposium on VLSI Technology","volume":"14 1","pages":"T56-T57"},"PeriodicalIF":0.0000,"publicationDate":"2019-06-01","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"8","resultStr":null,"platform":"Semanticscholar","paperid":null,"PeriodicalName":"2019 Symposium on VLSI Technology","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.23919/VLSIT.2019.8776490","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 8

Abstract

3D sequential integration is shown to be compatible with a back gate implementation suitable for dynamic Vthtuning of the FDSOI top tier devices. The back gate is inserted seamlessly into the 3D sequential process flow during the top Si layer transfer, providing a close proximity to the top tier device, as well as a uniform and high quality thermal back oxide. A threshold voltage tuning of ~103mV/V and ~139mV/V is obtained in p-and nMOS top tier junction-less devices, respectively, over a back gate bias range of +/-2V. BTI reliability measurements show no detrimental impact of the back gate bias. Back-gating can therefore be used to enhance the $I_{ON}$ performance with no reliability penalty. The buried metal line is also shown to lower crosstalk by metal shielding insertion between top and bottom tier metal lines, with a reduction larger than 10dB up to 45GHz.
查看原文
分享 分享
微信好友 朋友圈 QQ好友 复制链接
本刊更多论文
埋地金属线兼容3D顺序集成的顶层平面器件动态Vth调谐和射频屏蔽应用
三维顺序集成与适合FDSOI顶层器件动态调谐的后门实现是兼容的。在顶层硅层转移过程中,后门无缝地插入到3D连续工艺流程中,提供了与顶层器件的紧密接近,以及均匀和高质量的热背氧化物。在p-和nMOS顶层无结器件中,在+/-2V的后门偏置范围内分别获得了~103mV/V和~139mV/V的阈值电压调谐。BTI可靠性测量显示后门偏置没有有害影响。因此,可以使用反向控制来提高$I_{ON}$的性能,而不会造成可靠性损失。埋地金属线还显示出通过在顶层和底层金属线之间插入金属屏蔽来降低串扰,在45GHz时降低幅度大于10dB。
本文章由计算机程序翻译,如有差异,请以英文原文为准。
求助全文
约1分钟内获得全文 去求助
来源期刊
自引率
0.00%
发文量
0
期刊最新文献
Economics of semiconductor scaling - a cost analysis for advanced technology node Transient Negative Capacitance as Cause of Reverse Drain-induced Barrier Lowering and Negative Differential Resistance in Ferroelectric FETs Confined PCM-based Analog Synaptic Devices offering Low Resistance-drift and 1000 Programmable States for Deep Learning High Performance Heterogeneous Integration on Fan-out RDL Interposer Technology challenges and enablers to extend Cu metallization to beyond 7 nm node
×
引用
GB/T 7714-2015
复制
MLA
复制
APA
复制
导出至
BibTeX EndNote RefMan NoteFirst NoteExpress
×
×
提示
您的信息不完整,为了账户安全,请先补充。
现在去补充
×
提示
您因"违规操作"
具体请查看互助需知
我知道了
×
提示
现在去查看 取消
×
提示
确定
0
微信
客服QQ
Book学术公众号 扫码关注我们
反馈
×
意见反馈
请填写您的意见或建议
请填写您的手机或邮箱
已复制链接
已复制链接
快去分享给好友吧!
我知道了
×
扫码分享
扫码分享
Book学术官方微信
Book学术文献互助
Book学术文献互助群
群 号:481959085
Book学术
文献互助 智能选刊 最新文献 互助须知 联系我们:info@booksci.cn
Book学术提供免费学术资源搜索服务,方便国内外学者检索中英文文献。致力于提供最便捷和优质的服务体验。
Copyright © 2023 Book学术 All rights reserved.
ghs 京公网安备 11010802042870号 京ICP备2023020795号-1